3 Development Board Circuit
3.5 DDR3
DBUG375-1.2E
12(34)
3.5
DDR3
3.5.1
Introduction
The development board includes a DDR3 chip with 2Gbit, 16-bit bus
width, and the highest data rate is 1600MT/s.
Figure 3-4 Connection Diagram of FPGA and DDR3
3.5.2
Pinout
Table 3-4 DDR3 Pinout
Name
FPGA Pin No. BANK I/O Level Description
DDR3_A0
G1
7
1.5V
Address
DDR3_A1
U5
6
1.5V
Address
DDR3_A2
G5
7
1.5V
Address
DDR3_A3
F5
7
1.5V
Address
DDR3_A4
V3
6
1.5V
Address
DDR3_A5
G2
7
1.5V
Address
DDR3_A6
AA22
3
1.5V
Address
DDR3_A7
H5
7
1.5V
Address
DDR3_A8
AB22
3
1.5V
Address
DDR3_A9
J4
7
1.5V
Address
DDR3_A10
R5
6
1.5V
Address
DDR3_A11
AA21
3
1.5V
Address
DDR3_A12
T5
6
1.5V
Address
DDR3_A13
AA1
6
1.5V
Address