68
CHAPTER 3 CPU
■
Memory access mode selection operation
Only the single-chip mode can be selected.
Table 3.8-2 "Mode pin and mode data" lists the mode pin and mode data options.
Figure 3.8-2 "Memory access selection operation" shows the operation for memory access mode selection.
Figure 3.8-2 Memory access selection operation
Table 3.8-2 Mode pins and mode data
Memory access mode
Mode pin (MODA)
Mode data
Single-chip mode
V
SS
00
H
Other modes
Prohibited settings
Prohibited settings
Check mode pin
Delay for wake-up from
(external reset or
reset source
oscillation stabilization
delay time)
Mode fetch
Check mode data
Set I/O pin functions
for program
execution (RUN)
Reset source generated
Mode pin (MODA)
Read mode data from
internal ROM
I/O pins are high
impedance
Reset active?
Fetch mode data and reset
vector from internal ROM.
Mode data
Single-chip mode (00
H
)
Set I/O pins to input or output
depending on their respective port
data direction registers (DDR),
etc.
I/O pins are available as
ports
Single-chip mode
V
SS
Prohibited
setting
Other
Prohibited
setting
Other
Summary of Contents for MB89950 Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 8L 8 BIT MICROCONTROLLER MB89950 950A Series HARDWARE MANUAL ...
Page 4: ......
Page 10: ...vi ...
Page 34: ...20 CHAPTER 2 HANDLING DEVICES ...
Page 134: ...120 CHAPTER 6 WATCHDOG TIMER ...
Page 236: ...222 CHAPTER 10 UART ...
Page 276: ...262 CHAPTER 12 LCD CONTROLLER DRIVER ...
Page 310: ...296 APPENDIX ...
Page 311: ...297 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 316: ...302 INDEX ...
Page 318: ......