219
CHAPTER 10 UART
Figure 10.7-3 Receive operation in mode 0, 1, 3
Figure 10.7-4 Operation at overrun error in mode 0, 1, 3
Figure 10.7-5 Operation at framing error in mode 0, 1, 3
Reference:
When the system wakes up from the initialize process caused by reset, an initializing period of 11 shift
clocks is needed for initializing the internal control blocks.
Data
RDRF
Receive interrupt
START
0
1
2
3
4
5
6
7
STOP
8
Data
ORFE
RDRF=1
(Receive buffer full)
Receive interrupt
START
0
1
2
3
4
5
6
7
STOP
8
Data
ORFE
Receive interrupt
START
0
1
2
3
4
5
6
7
STOP
8
RDRF=0
Summary of Contents for MB89950 Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 8L 8 BIT MICROCONTROLLER MB89950 950A Series HARDWARE MANUAL ...
Page 4: ......
Page 10: ...vi ...
Page 34: ...20 CHAPTER 2 HANDLING DEVICES ...
Page 134: ...120 CHAPTER 6 WATCHDOG TIMER ...
Page 236: ...222 CHAPTER 10 UART ...
Page 276: ...262 CHAPTER 12 LCD CONTROLLER DRIVER ...
Page 310: ...296 APPENDIX ...
Page 311: ...297 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 316: ...302 INDEX ...
Page 318: ......