178
CHAPTER 9 8-BIT SERIAL I/O
Bit 0
SST:
Serial I/O transfer
start bit
•
This bit controls serial I/O transfer start and transfer enable. This bit can also be used to determine
whether transfer has completed.
•
Writing "1" to this bit when an internal shift clock is selected (CKS1, CKS0 = other than "11
B
")
clears the shift clock counter and starts data transfer.
•
Writing "1" to this bit when an external shift clock is selected (CKS1, CKS0 = "11
B
") enables data
transfer, clears the shift clock counter, and sets serial I/O to delay for input of the external shift
clock.
•
This bit is cleared to "0" and the SIOF bit is set to "1" when transfer completes.
•
Writing "0" to this bit while transfer is in progress (SST = "1") aborts the transfer.
After halting a transfer, data must be set again to the SDR register for data output and transfer
restarted (the shift clock counter cleared) for data input.
Table 9.3-1 Serial mode register (SMR) bits
Bit
Function
Summary of Contents for MB89950 Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 8L 8 BIT MICROCONTROLLER MB89950 950A Series HARDWARE MANUAL ...
Page 4: ......
Page 10: ...vi ...
Page 34: ...20 CHAPTER 2 HANDLING DEVICES ...
Page 134: ...120 CHAPTER 6 WATCHDOG TIMER ...
Page 236: ...222 CHAPTER 10 UART ...
Page 276: ...262 CHAPTER 12 LCD CONTROLLER DRIVER ...
Page 310: ...296 APPENDIX ...
Page 311: ...297 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 316: ...302 INDEX ...
Page 318: ......