TAN-042
Designing the XRT71D00 and the XRT73L00 Devices to
operate in the Host Mode, and to be accessed via a single Chip
Select pin.
Preliminary
July 19, 2001
Revision 1.03
11
Register
Bit-Format
Addr. Command
Register
Type D6
D5 D4
D3 D2
D1
D0
0x00 CR0 R/O
Res.
Res.
RLOL RLOS ALOS DLOS
DMO
0x01 CR1 R/W
Res.
Res.
TXOFF
TAOS TXCLK
INV
TXLEV TXBIN
0x02 CR2 R/W
Res.
Res.
Res.
ENDECDIS
ALOSDIS
DLOSDIS
REQDIS
0x03 CR3 R/W
Res.
Res.
RNRZ
LOSMUT
RCLK2/
LCV*
RCLK2
INV
RCLK1
INV
0x04 CR4 R/W
Res.
Res.
Res. STS-1/
DS3*
E3 LLB
RLB
0x05
CR5
R/W
Res.
Res.
Res. Res. Res. Res.
Res.
0x06
CR6
R/W
STS-1
0
E3/DS3*
DJA
BWS
CLKES
FSS
0x07
CR7
R/O
Res.
Res.
Res.
Res.
Res.
Res.
FL
Figure 3, The Bit-Format of the “Composite Set” of Command Registers (from the
XRT73L00 and the XRT71D00 Device).
NOTE:
The “shaded” register bits (within Figure 4) actually reside within the
XRT71D00 device. Conversely, the “un-shaded” register bits actually reside within the
XRT73L00 device.