III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACES
B-III-10-4
EPSON
S1C33210 FUNCTION PART
List of Pin Functions
Table 10.2 lists the five mobile access interface pin configurations specified by the MSEL pin input level and
communications macro select (MCRS) register (D[1:0]/0x200000).
Table 10.2 Mobile Access Interface Pin Configurations
Pin Name
I/O
MSEL = Low
MSEL = High Communications Mode
Serial IF Ch. 3
MCRS = (0, 0)
UART
communications
MCRS = (0, 0)
HDLC
communications
MCRS = (0, 1)
PDC
communications
MCRS = (1, 0)
PHS
communications
MCRS = (1, 1)
DTR
RTS
TXD
RI
CTS
DCD
DSR
RXD
O
O
O
I
I
I
I
I
DTR
RTS
SOUT3
RI
CTS
DCD
DSR
SIN3
DTR
RTS
SOUT
RI
CTS
DCD
DSR
SIN
MOPORT2
MOPORT3
TXD
MIPORT0
HDLCLK
–
MIPORT1
RXD
MOPORT2
MOPORT3
PDCUPD
MIPORT0
PDCCLK
PDCFRM
MIPORT1
PDCDWD
MOPORT2
MOPORT3
PHSUPD
MIPORT0
PHSCLK
PHSFRM
MIPORT1
PHSDWD
CNT1
CNT2
O
O
CNT1
CNT2
CNT1
CNT2
CNT1
CNT2
CNT1
CNT2
CNT1
CNT2
GOUT
O
GOUT GOUT
GOUT
GOUT
GOUT
Note: Serial IF Ch. 3 requires both MSEL = Low and MCRS = (0, 0).
Basic Settings for Mobile Access Interfaces
Using the mobile access interfaces for communications requires the following basic settings.
Operating Clock
First use the CKD[3:0] bits in the communications block clock frequency divider register (D[3:0]/0x0200004)
to specify the ratio for internally converting the PERICLK clock signal from the CPU core to a lower frequency
(SCK) to conserve power. (See Table 10.3.) Specify the PERICLK frequency and then switch these bits to
produce a frequency between 5 MHz and 10 MHz.
The default setting, after an initial reset, is 1111, which specifies the highest divider (16) for the slowest clock.
Table 10.3 Clock Frequency Divider Settings
CKD3
CKD2
CKD1
CKD0
SCK Clock Frequency Divider
Settings
1
1
1
1
fout/16
1
1
1
0
fout/15
1
1
0
1
fout/14
1
1
0
0
fout/13
1
0
1
1
fout/12
1
0
1
0
fout/11
1
0
0
1
fout/10
1
0
0
0
fout/9
0
1
1
1
fout/8
0
1
1
0
fout/7
0
1
0
1
fout/6
0
1
0
0
fout/5
0
0
1
1
fout/4
0
0
1
0
fout/3
0
0
0
1
fout/2
0
0
0
0
fout/2
fout = PERICLK output frequency
Summary of Contents for S1C33210
Page 4: ......
Page 13: ...S1C33210 PRODUCT PART ...
Page 14: ......
Page 124: ...APPENDIX B PIN CHARACTERISTICS A 110 EPSON S1C33210 PRODUCT PART THIS PAGE IS BLANK ...
Page 125: ...S1C33210 FUNCTION PART ...
Page 126: ......
Page 127: ...S1C33210 FUNCTION PART I OUTLINE ...
Page 128: ......
Page 130: ...I OUTLINE INTRODUCTION B I 1 2 EPSON S1C33210 FUNCTION PART THIS PAGE IS BLANK ...
Page 138: ...I OUTLINE LIST OF PINS B I 3 6 EPSON S1C33210 FUNCTION PART THIS PAGE IS BLANK ...
Page 139: ...S1C33210 FUNCTION PART II CORE BLOCK ...
Page 140: ......
Page 142: ...II CORE BLOCK INTRODUCTION B II 1 2 EPSON S1C33210 FUNCTION PART THIS PAGE IS BLANK ...
Page 148: ...II CORE BLOCK CPU AND OPERATING MODE B II 2 6 EPSON S1C33210 FUNCTION PART THIS PAGE IS BLANK ...
Page 152: ...II CORE BLOCK INITIAL RESET B II 3 4 EPSON S1C33210 FUNCTION PART THIS PAGE IS BLANK ...
Page 234: ...II CORE BLOCK CLG Clock Generator B II 6 10 EPSON S1C33210 FUNCTION PART THIS PAGE IS BLANK ...
Page 236: ...II CORE BLOCK DBG Debug Unit B II 7 2 EPSON S1C33210 FUNCTION PART THIS PAGE IS BLANK ...
Page 237: ...S1C33210 FUNCTION PART III PERIPHERAL BLOCK ...
Page 238: ......
Page 240: ...III PERIPHERAL BLOCK INTRODUCTION B III 1 2 EPSON S1C33210 FUNCTION PART THIS PAGE IS BLANK ...
Page 296: ...III PERIPHERAL BLOCK WATCHDOG TIMER B III 5 4 EPSON S1C33210 FUNCTION PART THIS PAGE IS BLANK ...
Page 429: ...S1C33210 FUNCTION PART IV ANALOG BLOCK ...
Page 430: ......
Page 432: ...IV ANALOG BLOCK INTRODUCTION B IV 1 2 EPSON S1C33210 FUNCTION PART THIS PAGE IS BLANK ...
Page 448: ...IV ANALOG BLOCK A D CONVERTER B IV 2 16 EPSON S1C33210 FUNCTION PART THIS PAGE IS BLANK ...
Page 449: ...S1C33210 FUNCTION PART V DMA BLOCK ...
Page 450: ......
Page 452: ...V DMA BLOCK INTRODUCTION B V 1 2 EPSON S1C33210 FUNCTION PART THIS PAGE IS BLANK ...
Page 506: ...V DMA BLOCK IDMA Intelligent DMA B V 3 18 EPSON S1C33210 FUNCTION PART THIS PAGE IS BLANK ...
Page 507: ...S1C33210 FUNCTION PART Appendix I O MAP ...
Page 508: ......
Page 557: ......