4 POWeR SuPPlY
4-2
Seiko epson Corporation
S1C17624/604/622/602/621 TeChniCal Manual
internal logic voltage regulator
The internal logic voltage regulator generates the V
D1
operating voltage for the internal logic circuits and oscil-
lators. The V
D1
voltage value can be switched in the program; set it to 1.8 V for normal operation and 2.5 V for
Flash programming.
lCD system voltage regulator
The LCD system voltage regulator generates the 1/3-bias LCD drive voltages V
C1
, V
C2
, and V
C3
. In the
S1C17624/604/622/602/621, the LCD drive voltage is supplied to the built-in LCD driver that drives the LCD
panel connected to the SEG and COM pins. The reference voltage (V
C1
or V
C2
) for the LCD voltage booster/
reducer should be selected using VCSEL/LCD_VREG register according to the power supply voltage V
DD
. As
compared to the V
C1
reference voltage, the V
C2
reference voltage is lower in current consumption. For the V
C1
to V
C3
voltage values, see the “Electrical Characteristics” chapter.
3.2 Power Supply Voltage V
Table 4.
DD
and VCSEL Settings
Power supply voltage V
DD
VCSEL setting Reference voltage
1.8 to 3.6 V
0
V
C1
2.5 to 3.6 V
1
V
C2
(Default: 0)
note: The V
C1
to V
C3
voltages cannot be obtained correctly if VCSEL is set to 1 when V
DD
is 2.5 V or
less.
Controlling the Power Supply Circuit
4.4
In order to generate the internal operating voltage properly according to the power supply voltage and operating
mode, or to reduce current consumption, the power supply circuit is designed to be controlled with software.
Switching the operating mode
The S1C17624/604/622/602/621 has two kinds of operating modes.
1. Normal operating mode
This mode is provided for running the application program.
V
DD
= 1.8 to 3.6 V, internal operating voltage V
D1
= 1.8 V
2. Flash erase/programming mode
This mode is provided for erasing and programming the Flash memory.
V
DD
= 2.7 to 3.6 V, internal operating voltage V
D1
= 2.5 V
The V
D1
voltage value must be switched according to the operating mode as shown above using VD1MD/VD1_
CTL register. Normally set VD1MD to 0 (V
D1
= 1.8 V, default setting). It should be set to 1 before erasing/pro-
gramming the Flash memory.
note: When the V
D1
voltage is switched, the V
D1
voltage requires 5 ms (max.) to stabilize. Flash memory
programming should be started after the stabilization time has elapsed.
Controlling the lCD power source
The LCD drive voltages V
C1
to V
C3
will be supplied to the LCD driver by setting the DSPC[1:0]/LCD_DCTL
register to a value other than 0x0 (display off).
When the internal LCD driver is not used, the LCD system voltage regulator should be turned off (DSPC[1:0] =
0) to reduce current consumption.
Power control bit settings
Table 4.4.1 lists the power control bit settings in different operating conditions.
4.1 Power Control Bit Settings
Table 4.
Condition
Control bits
Operating mode
V
DD
lCD driver
VD1MD
VCSel
DSPC[1:0]
Normal
operating mode
1.8 to 3.6 V
Used
0
0
Other than 0x0
2.5 to 3.6 V
Used
0
1
Other than 0x0
1.8 to 3.6 V
Not used
0
0
0x0