![Epson S1C17 Series Manual Download Page 87](http://html.mh-extra.com/html/epson/s1c17-series/s1c17-series_manual_107781087.webp)
7-28
Seiko Epson Corporation
S1C17 CORE MANUAL
(REV. 1.2)
cv.al %rd, %rs
Function
Data conversion from 32 bits to 24 bits
Standard)
rd
(23:16)
←
rs
(7:0),
rd
(15:0)
←
rd
(15:0)
Extension 1) Unusable
Extension 2) Unusable
Code
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
0 0 1 0 1 0
r d
1 1 1 1
r s
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
Flag
IL IE C V Z N
– – – – – –
|
|
|
| |
Mode
Src: Register direct
%rs
=
%r0
to
%r7
Dst: Register direct
%rd
=
%r0
to
%r7
CLK
One cycle
Description
(1) Standard
The eight low-order bits of the
rs
register are transferred to the eight high-order bits of the
rd
register.
rs
rd
23
16 15
0
23
8 7
0
15
Unchanged
0
X
8 bits
8 bits
(2) Delayed slot instruction
This instruction may be executed as a delayed slot instruction by writing it directly after a
branch instruction with the “d” bit.
Example
When the R1 register contains 0xff and the R0 register contains 0x0
cv.al %r0,%r1 ; r0 = 0xff0000