![Epson S1C17 Series Manual Download Page 180](http://html.mh-extra.com/html/epson/s1c17-series/s1c17-series_manual_107781180.webp)
S1C17 CORE MANUAL
Seiko Epson Corporation
7-121
(Rev. 1.2)
sl %rd, %rs
Function
Logical shift to the left
Standard)
Shift the content of
rd
to left as many bits as specified by
rs
(0–3, 4, or 8 bits),
LSB
←
0
Extension 1) Unusable
Extension 2) Unusable
Code
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
0 0 1 0 1 1
r d
1 1 1 0
r s
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
Flag
IL IE C V Z N
– –
↔
–
↔
↔
|
|
|
| |
Mode
Src: Register direct
%rs
=
%r0
to
%r7
Dst: Register direct
%rd
=
%r0
to
%r7
CLK
One cycle
Description
(1) Standard
The
rd
register is shifted as shown in the diagram below.
The number of bits to be shifted is specified by the
rs
register value as follows:
rs
= 0–3:
0–3 bits
rs
= 4–7:
4 bits
rs
= 8 or more: 8 bits
Data “0” is placed in the least significant bit of the
rd
register. The operation is performed in 16-
bit size, and bits 23–16 of the
rd
register are set to 0.
0
0
15
rd register
(after execution)
0
X X
X
X
X
X
X
X
0 0
0
0
0
0
0
0
23
16
(2) Delayed slot instruction
This instruction may be executed as a delayed slot instruction by writing it directly after a
branch instruction with the “d” bit included.