Chapter 3
108
••••
Peripheral Control
eSL/eSLS Series (+ eSLZ000) User’s Manual
NOTE
If SPI slave is eSL series, user must delay 4 system clock to set TDBR register after /SS
falling occur in SPI master to make sure /SS sampling correct in slave.
Here is the example code in SPI master:
BC PA.12 //Bit clear /SS in SPI master
NOP //delay 4 clock for /SS synchronization
NOP
NOP
NOP
IO[TDBR] = R0 //set the TDBR register
Summary of Contents for eSL Series
Page 8: ...Contents viii Contents eSL eSLS Series eSLZ000 User s Manual...
Page 11: ...Contents eSL eSLS Series eSLZ000 User s Manual Contents xi...
Page 12: ......
Page 28: ......
Page 110: ...Chapter 3 98 Peripheral Control eSL eSLS Series eSLZ000 User s Manual BC IO INTF1 ADIF RETI...
Page 115: ...Chapter 3 eSL eSLS Series eSLZ000 User s Manual Peripheral Control 103...
Page 148: ......
Page 154: ...Chapter 4 142 Electrical Characteristics eSL eSLS Series eSLZ000 User s Manual...