DM9000A
APPLICATION NOTES
Preliminary 16
Version: DM9000A-AN-V121
November 27, 2007
3 GPIO3
0,
RW
If GP3 is output port, GPR Bit [3] sets to "1" to
enable the pin 28 output high or sets to "0" to enable
the pin 28 output low.
If GP3 is input port, the value of GPR Bit [3] is "1" to
represent a high signal is received. In contract, the
value of GPR Bit [3] is "0" to represent a low signal
is received.
2 GPIO2
0,
RW
If GP2 is output port, GPR Bit [2] sets to "1" to
enable the pin 29 output high or sets to "0" to enable
the pin 29 output low.
If GP2 is input port, the value of GPR Bit [2] is "1" to
represent a high signal is received. In contract, the
value of GPR Bit [2] is "0" to represent a low signal
is received.
1 GPIO1
0,
RW
If GP1 is output port, GPR Bit [1] sets to "1" to
enable the pin 31 output high or sets to "0" to enable
the pin 31 output low.
If GP1 is input port, the value of GPR Bit [1] is "1" to
represent a high signal is received. In contract, the
value of GPR Bit [1] is "0" to represent a low signal
is received.
0 PHYPD
1,
RW
"1": power down the internal PHY
"0": power up the internal PHY.
Table 3.5 General Purpose Register (GPR) Table