DM9000A
APPLICATION NOTES
Preliminary 18
Version: DM9000A-AN-V121
November 27, 2007
Figure 3.2 Schematic for 16-Bit Processor.
DM
9000A 1
6bi
t demo boa
rd
1.
0
D
A
V
IC
O
M S
e
m
ic
o
nd
uc
to
r I
n
c
.
C
11
W
ednes
day
, April 20,
2005
Ti
tl
e
Siz
e
D
o
c
u
m
ent
N
u
m
ber
R
e
v
D
a
te
:
S
heet
of
GN
D
GN
D
DV
DD
AVD
D
_25
AGN
D
AGN
D
GN
D
DV
DD
AGN
D
DV
DD
GN
D
DV
DD
DG
ND
V
CC3
AGN
D
AGN
D
AGN
D
AVD
D
_25
AGN
D
DV
DD
V
CC3
GN
D
DV
DD
DV
DD_
3
DV
DD_
5
AGN
D
DG
ND
GN
D
GN
D
V
CC1
.8
GN
D
DV
DD
GN
D
DV
D
D
_
3
D
V
DD_
3
GN
D
DV
DD_
3
GN
D
GN
D
DV
DD
V
CC1
.8
DV
D
D
AGN
D
V
CC1
.8
V
CC1
.8
GN
D
D
V
DD_
3
DV
D
D
GN
D
GN
D
GN
D
EEC
S
EEC
K
IO
R
#
SD
13
RX
-
TX
-
INT
SD
1
4
LED
1
RX
+
TX
+
IO
W
#
CM
D
SD
12
SD
11
SD
10
SD
9
SD
8
SD
1
LED
2
RX
+
RX
-
LED
2
LED
1
EED
IO
EED
IO
EEC
K
EEC
S
SD
6
SD
5
SD
15
SD
6
SD
10
SD
4
SD
13
IO
W#
SD
4
CS
SD
0
SD
8
SD
9
IO
R#
SD
14
INT
SD
11
SD
12
SD
7
SD
2
CM
D
SD
3
CS
SD
1
5
SD
0
SD
2
SD
1
SD
3
SD
7
SD
5
U?
AD
G3308
2
1
3
4
5
6
7
8
9
10
1111
12
13
14
15
16
17
18
19
20
A1
V
CCA
A2
A3
A4
A5
A6
A7
A8
EN
GN
D
GN
D
Y8
Y7
Y6
Y5
Y4
Y3
Y2
Y1
V
CCY
U?
AD
G3308
2
1
3
4
5
6
7
8
9
10
1111
12
13
14
15
16
17
18
19
20
A1
V
CCA
A2
A3
A4
A5
A6
A7
A8
EN
GN
D
GN
D
Y8
Y7
Y6
Y5
Y4
Y3
Y2
Y1
V
CCY
R6
6
.8K1%
R
0603
R9
4.
7K
R
0603
R1
1
0R
R
0603
+
C1
0
220U
F
/16V
CE
5
M
M
C1
2
22PF
C
0603
C1
3
22PF
C
0603
Y1
25M
H
Z
/4
9
U
S
XT
A
L
DM9000A
16-bit
U2
D
M
9000AE/
LQF
P
48
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
BGGN
D
RXG
ND
SD
GND
X1
X2
VDD
TEST
PWR
ST
#
LED1
LED2
CS
IO
W#
IO
R#
INT
GN
D
CM
D
SD
8
VD
D
SD
9
SD
10
SD
11
SD
12
SD
13
SD14
VDD
SD15
EECS
EECK
EEDIO
SD0
SD1
SD2
GND
SD3
SD4
SD
5
SD
6
SD
7
V
DD2
5
TX
-
TX
+
TX
G
N
D
RX
G
N
D
RX
-
RX
+
V
DD2
5
BGR
E
S
C1
7
0.
1U
F
C
0603
R1
10K
R
0603
C1
8
0.
1U
F
C
0603
+
C6
330U
F
/16V
CE
5
M
M
C9
0.
1U
F
C1
9
0.
01U
F
/2KV
C
0603
C8
0.
1U
F
R1
3
49.
9/
1%
R
0603
+
C7
220U
F
/16V
CE
5
M
M
C1
6
0.
1U
F
C
0603
U1
93LC
46/
PD
IP
1
2
3
4
5
6
7
8
CS
SK
DI
DO
G
N
D
NC
NC
VC
C
R8
49.
9/
1%
R
0603
C1
0.
1U
F
R1
2
49.
9/
1%
R
0603
C2
2
0.
1U
F
C
0603
JP
3
RJ
-4
5
R
J
8-45
1
2
3
4
5
6
7
8
C2
3
0.
1U
F
C
0603
C1
5
0.
1U
F
C0
6
0
3
C2
1
0.
1U
F
C
0603
C1
1
0.
1U
F
C
0603
+
C1
4
10U
F
/16V
CE
5
M
M
C2
0
0.
1U
F
C
0603
R1
4
75R
R
0603
R1
5
75R
R
0603
R7
49.
9/
1%
R
0603
U4
PH
163539
1
3
5
6
8
9
11
12
14
16
2
7
10
15
13
4
T
D
+
/RD+
T
D
-/
RD-
CT
RD+
/T
D+
RD-
/T
D-
RX
-/
T
X
-
RX
+
/T
X
+
NC
TX
-/
R
X
-
TX
+
/R
X
+
NC
NC
NC
NC
MC
T
NC
R1
6
75R
R
0603
+
C2
100U
F
/16V
CE
5
M
M
C5
0.
1
U
F
C
0603
C4
0.
1U
F
C
0603
+
C3
100U
F
/16V
CE
5
M
M
Q1
LT
1117-SOT
223
3
2
1
IO
C
C?
0.
1U
F
C
0603
C?
0.
1U
F
C
0603
LED
1
1
2
R2
510
R
0603
U?
AD
G3308
2
1
3
4
5
6
7
8
9
10
1111
12
13
14
15
16
17
18
19
20
A1
V
CCA
A2
A3
A4
A5
A6
A7
A8
EN
GN
D
GN
D
Y8
Y7
Y6
Y5
Y4
Y3
Y2
Y1
V
CCY
R3
510
R
0603
LED
2
1
2
SD
7
SD
0
SD
1
SD
2
SD
3
SD
4
SD
5
SD
6
IO
R#
IO
W#
SD
14
SD
1
3
LED
1
CM
D
INT
TX
-
TX
+
RX
-
RX
+
SD
8
SD
9
SD
1
0
SD
1
1
SD
1
2
TX
-
TX
+
SD
15
LED
2
LINK/ACT
SPEED
JP
Name
This jump
er is setting chip sel
ect to EEPROM and
is also u
sed as a strap pin to
to define the LED
mode is m
ode 1; otherwise it is
mode 0.
JP 4
JP 5
JP 6
Pulled hi
gh, the INT pin is low
active;
otherwise
the INT pin is high a
ctive
Select sp
eed LED(Pin 1 and 2) a
nd IO16(Pin 2
and 3) fu
nction for EEPROM sett
ing
Select I
OWAIT(Pin 1 and 2) and
LINK/ACT
LED(Pin 2
and 3) function for E
EPROM setting
JP 7
Description