![Dallas Semiconductor MAXIM DS21354 Manual Download Page 54](http://html1.mh-extra.com/html/dallas-semiconductor/maxim-ds21354/maxim-ds21354_manual_3307537054.webp)
DS21354/DS21554 3.3V/5V E1 Single-Chip Transceivers
54 of 124
TDS0M: TRANSMIT DS0 MONITOR REGISTER (Address = A9 Hex)
(MSB)
(LSB)
B1 B2 B3 B4 B5 B6 B7 B8
SYMBOL
POSITION
NAME AND DESCRIPTION
B1 TDS0M.7
Transmit DS0 Channel Bit 1.
MSB of the DS0 channel (first bit to be
transmitted).
B2 TDS0M.6
Transmit DS0 Channel Bit 2.
B3 TDS0M.5
Transmit DS0 Channel Bit 3.
B4 TDS0M.4
Transmit DS0 Channel Bit 4.
B5 TDS0M.3
Transmit DS0 Channel Bit 5.
B6 TDS0M.2
Transmit DS0 Channel Bit 6.
B7
TDS0M.1
Transmit DS0 Channel Bit 7.
B8 TDS0M.0
Transmit DS0 Channel Bit 8.
LSB of the DS0 channel (last bit to be
transmitted).
CCR5: COMMON CONTROL REGISTER 5 (Address = AA Hex)
[Repeated here from Section
for convenience]
(MSB)
(LSB)
LIRST
RESALGN
TESALGN
RCM4 RCM3 RCM2 RCM1 RCM0
SYMBOL
POSITION
NAME AND DESCRIPTION
LIRST CCR5.7
Line Interface Reset.
RESALGN CCR5.6
Receive Elastic Store Align.
TESALGN CCR5.5
Transmit Elastic Store Align.
RCM4 CCR5.4
Receive Channel Monitor Bit 4.
MSB of a channel decode that
determines in which receive channel the data will appear in the RDS0M
register. See Section
for details.
RCM3 CCR5.3
Receive Channel Monitor Bit 3.
RCM2 CCR5.2
Receive Channel Monitor Bit 2.
RCM1 CCR5.1
Receive Channel Monitor Bit 1.
RCM0 CCR5.0
Receive Channel Monitor Bit 0.
LSB of the channel decode.