![Dallas Semiconductor MAXIM DS21354 Manual Download Page 41](http://html1.mh-extra.com/html/dallas-semiconductor/maxim-ds21354/maxim-ds21354_manual_3307537041.webp)
DS21354/DS21554 3.3V/5V E1 Single-Chip Transceivers
41 of 124
CCR5: COMMON CONTROL REGISTER 5 (Address = AA Hex)
(MSB)
(LSB)
LIRST RESA TESA RCM4 RCM3 RCM2 RCM1 RCM0
SYMBOL
POSITION
NAME AND DESCRIPTION
LIRST CCR5.7
Line Interface Reset.
Setting this bit from a zero to a one will initiate an
internal reset that affects the clock recovery state machine and jitter
attenuator. Normally this bit is only toggled on power-up. Must be
cleared and set again for a subsequent reset.
RESA CCR5.6
Receive Elastic Store Align.
Setting this bit from a zero to a one may
force the receive elastic store’s write/read pointers to a minim separation
of half a frame. No action will be taken if the pointer separation is
already greater or equal to half a frame. If pointer separation is less then
half a frame, the command will be executed and data will be disrupted.
Should be toggled after RSYSCLK has been applied and is stable. Must
be cleared and set again for a subsequent align. See Section
details.
TESA CCR5.5
Transmit Elastic Store Align.
Setting this bit from a zero to a one may
force the transmit elastic store’s write/read pointers to a minim separation
of half a frame. No action will be taken if the pointer separation is
already greater or equal to half a frame. If pointer separation is less then
half a frame, the command will be executed and data will be disrupted.
Should be toggled after TSYSCLK has been applied and is stable. Must
be cleared and set again for a subsequent align. See Section
details.
RCM4 CCR5.4
Receive Channel Monitor Bit 4
. MSB of a channel decode that
determines which receive channel data will appear in the RDS0M
register. See Section
for details.
RCM3 CCR5.3
Receive Channel Monitor Bit 3.
RCM2 CCR5.2
Receive Channel Monitor Bit 2.
RCM1 CCR5.1
Receive Channel Monitor Bit 1.
RCM0 CCR5.0
Receive Channel Monitor Bit 0.
LSB of the channel decode.