
© Cobham Gaisler AB
Kungsgatan 12 | SE-411 19 Goteborg | Sweden
+46 31 7758650 | www.caes.com/gaisler
14
GR-CPCIS-XCKU
Document Data Sheet & User Manual
Feb 2022, Version 1.2
Figure 6
Board Memory Configuration
4.6
Board Interfaces
4.6.1
High-Speed Serial Links
The board incorporates a large number of SPFI and SpaceWire Links distributed between the FPGA,
CPCI-S backplane, GR716 Processor and External Front panel connectors as represented in Figure 7.
The Front panel Spacewire connections are buffered with
DS10BR150TSD/NOPB
LVDS transceivers.
The Front Panel SPFI connections are buffer with a
DS80PCI102SQ/NOPB
CML re-driver circuit.