Maps and Registers
ATCA-7475 Installation and Use (6806800S38D
)
178
6.4.19 CPLD Revision Register
6.4.20 Spare Signals Status Registers
3
Control user LED output Signal LED_USER2_:
0: LED_USER2_ is driven high
1: LED_USER2 is driven low
0
LPC: r/w
IPMC: r
7:4
Reserved
0
r
Table 6-46 LED Status and Control Register (continued)
Address Offset: 0x50
Bit
Description
Default
Access
Table 6-47 CPLD Version and Spare Signal Status Register
Address Offset: 0x51
Bit
Description
Default
Access
2:0
CPLD Version. The CPLD uses the signals
CPLD_REV_BIT[2:0].
Ext.
r
7:3
Reserved 0
r
Table 6-48 Spare Signal Status Register
Address Offset: 0x52
Bit
Description
Default
Access
0
Reserved
0
r
1
Signal level of CPLD_SPARE
Ext
r
2
Signal level of
SH7757_2_FPGA_BMCRSVD<0>
Ext
r
3
Signal level of
SH7757_2_FPGA_BMCRSVD<1>
Ext
r
Summary of Contents for ATCA-7475
Page 1: ...ATCA 7475 Installation and Use P N 6806800S38D May 2014 ...
Page 24: ...ATCA 7475 Installation and Use 6806800S38D About this Manual 24 About this Manual ...
Page 34: ...ATCA 7475 Installation and Use 6806800S38D Sicherheitshinweise 34 ...
Page 42: ...Introduction ATCA 7475 Installation and Use 6806800S38D 42 ...
Page 64: ...Hardware Preparation and Installation ATCA 7475 Installation and Use 6806800S38D 64 ...
Page 80: ...Controls Indicators and Connectors ATCA 7475 Installation and Use 6806800S38D 80 ...
Page 138: ...Functional Description ATCA 7475 Installation and Use 6806800S38D 138 ...
Page 250: ...Supported IPMI Commands ATCA 7475 Installation and Use 6806800S38D 250 ...
Page 268: ...FRU Information and Sensor Data Records ATCA 7475 Installation and Use 6806800S38D 268 ...
Page 281: ......