![Apex Digital STX104 Reference Manual Download Page 80](http://html.mh-extra.com/html/apex-digital/stx104/stx104_reference-manual_2952893080.webp)
See Also
Register Summary ( see page 41)
11.24
8254 Configuration (Offset=15, RB='0'.
Index=71, RB='1')
8254 Configuration Register
Register Layout
Offset=0xC, RB='0'. 8254 Counter/Timer Zero Data Register.This register is available when Register Bank Status is '0'
(see ADC Configuration ( see page 68) Register bit RB).
D7
D6
D5
D4
D3
D2
D1
D0
CT0D7
CT0D6
CT0D5
CT0D4
CT0D3
CT0D2
CT0D1
CT0D0
Offset=0xD, RB='0'. 8254 Counter/Timer One Data Register.
D7
D6
D5
D4
D3
D2
D1
D0
CT1D7
CT1D6
CT1D5
CT1D4
CT1D3
CT1D2
CT1D1
CT1D0
Offset=0xE, RB='0'. 8254 Counter/Timer Two Data Register.
D7
D6
D5
D4
D3
D2
D1
D0
CT2D7
CT2D6
CT2D5
CT2D4
CT2D3
CT2D2
CT2D1
CT2D0
Offset=0xF, RB='0'. 8254 Counter/Timer Configuration Register.
D7
D6
D5
D4
D3
D2
D1
D0
SC1
SC0
RW1
RW0
M2
M1
M0
BCD
Bit Definitions
NAME
DIRECTION DEFAULT DESCRIPTION
CT0D[7:0]
rw
-
8254 Counter/Timer Zero Data Register
CT1D[7:0]
rw
-
8254 Counter/Timer One Data Register
CT2D[7:0]
rw
-
8254 Counter/Timer Two Data Register
STX104 Reference Manual
11.24 8254 Configuration (Offset=15,
Copyright © 2009 by
Apex Embedded Systems
. All rights reserved.
72
Thursday, October 08, 2009
11