![Apex Digital STX104 Reference Manual Download Page 49](http://html.mh-extra.com/html/apex-digital/stx104/stx104_reference-manual_2952893049.webp)
11
Register Set
11.1
Summary
Overview of the STX104 register set.
Description
Register Name
NOTE Mnemonic
Size
Direction Offset Index
Bank
(acr.rb)
Software Strobe ( see page 44)
(3)(4)
ssr
BYTE
w
0
-
X
ADC Data LSB ( see page 45)
adl
BYTE
r
0
-
X
ADC Data MSB ( see page 45)
adh
BYTE
r
1
-
X
ADC Data ( see page 45)
ad
WORD
r
0
-
X
ADC Channel ( see page 50)
achan
BYTE
rw
2
-
X
Digital Outputs ( see page 52)
do
BYTE
w
3
-
X
Digital Inputs ( see page 53)
di
BYTE
r
3
-
X
DAC Channel-A LSB ( see page 54)
dacal
BYTE
w
4
-
X
DAC Channel-B MSB ( see page 57)
dacah
BYTE
w
5
-
X
DAC Channel-A ( see page 55)
daca
WORD
w
4
-
X
DAC Channel-B LSB ( see page 57)
dacbl
BYTE
w
6
-
X
DAC Channel-B MSB ( see page 57)
dacbh
BYTE
w
7
-
X
DAC Channel-B ( see page 57)
dacb
WORD
w
6
-
X
Clear Interrupts ( see page 59)
cir
BYTE
w
8
-
X
ADC Status ( see page 60)
(4)
asr
BYTE
r
8
-
X
ADC Control ( see page 62)
(4)
acr
BYTE
rw
9
-
X
Pacer Clock Control ( see page 64)
pccr
BYTE
w
10
-
X
FIFO Status MSB ( see page 65)
(2)(4)
fsh
BYTE
r
10
-
X
ADC Configuration ( see page 68)
(4)
acfg
BYTE
rw
11
-
X
8254 CT0 Data ( see page 71)
ct0d
BYTE
rw
12
-
0
8254 CT1 Data ( see page 71)
ct1d
BYTE
rw
13
-
0
8254 CT2 Data ( see page 71)
ct2d
BYTE
rw
14
-
0
8254 Configuration ( see page 72)
ctcfg
BYTE
w
15
-
0
FIFO Status LSB ( see page 74)
(2)
fsl
BYTE
r
15
-
X
11.1 Summary
STX104 Reference Manual
Copyright © 2009 by
Apex Embedded Systems
. All rights reserved.
Thursday, October 08, 2009
41
11