BIT NAME
DIRECTION
CONNECTOR PIN
POSITION
PHYSICAL I/O TYPE
DOUT3
--->
J7.5
LVTTL Output
DOUT2
--->
J7.6
LVTTL Output
DOUT1
--->
J7.7
LVTTL Output
DOUT0
--->
J7.8
LVTTL Output
Description
Digital TTL Outputs.
See Also
Register Summary ( see page 41)
Example
11.8
Digital Inputs (Offset=3)
Digital Input Register.
Register Layout
Offset=0x3, Byte 0.
D7
D6
D5
D4
D3
D2
D1
D0
CM1
CM0
X
X
DIN3
DIN2
GATE0
DIN1
DIN0
Bit Definitions
NAME
DIRECTION DEFAULT DESCRIPTION
CM[1:0]
r
M0
Compatibility mode. These bits are set to zero for DAS16jr/16 mode. These bits are set to
one for DAS1602 mode compatibility.
X
-
-
Don't Care
DIN[3:0]
r
0000
Digital Inputs.
DIN0 also functions as an ADC external trigger input. As a trigger input, it is deglitched by
an internal match-filter and requires a minimum pulse width of no less than 200nS. See the
Interrupt Summary ( see page 41) section for further functionality.
DIN2 also functions as counter-zero gate input.
DIN1 and DIN3 swapped to their correct positions
11.8 Digital Inputs (Offset=3)
STX104 Reference Manual
Copyright © 2009 by
Apex Embedded Systems
. All rights reserved.
Thursday, October 08, 2009
53
11