![Apex Digital STX104 Reference Manual Download Page 63](http://html.mh-extra.com/html/apex-digital/stx104/stx104_reference-manual_2952893063.webp)
11.11
DAC Channel-A (Offset=4)
DAC Channel-A Register
Register Layout
DAC Channel-A LSB. Offset=0x4, Byte 0. Offset=0x4, Word 0.
D7
D6
D5
D4
D3
D2
D1
D0
DA7
DA6
DA5
DA4
DA3
DA2
DA1
DA0
DAC Channel-A MSB. Offset=0x5, Byte 1. Offset=0x4, Word 0.
D15
D14
D13
D12
D11
D10
D9
D8
DA15
DA14
DA13
DA12
DA11
DA10
DA9
DA8
Bit Definitions
NAME
DIRECTION DEFAULT DESCRIPTION
DA[15:0]
w
- na -
DAC Channel-A data word in 16-Bit mode. DA0 is the least significant bit and DA15 is the
most significant data bit.
BIT STRING NAME
DIRECTION
CONNECTOR PIN POSITION
PHYSICAL I/O TYPE
DA[15:0]
--->
J7.17 (DAC_OUT_1)
Analog Output
Description
Each channel is updated once the MSB is written. Writing only the MSB will update the DAC channel output. The results of
changing jumper settings at J5 will only take affect after writing the MSB on the DAC output. The two 8-bit DAC registers can be
written simultaneously by writing the data as a 16-bit I/O transaction (Examples: “out dx, ax” or “outpw(base_4,
dac_value)” ).
DAC outputs are available in either DAS16jr/16 or DAS1602 modes. The DAC outputs are always enabled and available for use.
The DAC output bit alignments can be adjusted for either 12-bit legacy operation or full 16-bit DAC mode.
POWER UP or RESET
At power-up or reset the DAC outputs are cleared to zero volts.
11.11 DAC Channel-A (Offset=4)
STX104 Reference Manual
Copyright © 2009 by
Apex Embedded Systems
. All rights reserved.
Thursday, October 08, 2009
55
11