![Apex Digital STX104 Reference Manual Download Page 118](http://html.mh-extra.com/html/apex-digital/stx104/stx104_reference-manual_2952893118.webp)
1
1
0
1
Interrupt generated when 512 samples deposited in the FIFO. Write to the Clear Interrupt Register to
clear the interrupt. The number of blocks required to generate an interrupt is now configurable, refer to
the Interrupt Configuration ( see page 84) Register.
Interrupt generated when deglitched DIN0 rising-edge has occurred. By connecting CT_OUT0 or
CT_OUT2 to DIN0 you can create an interrupt timing function. Any external input can produce an
interrupt. If GCTRL bit is set, this can be used to detect the beginning of pacer clock gating (i.e. start of a
group of samples). Writing to the Clear Interrupt Register will also clear the INT bit.
ADDITIONAL INTERRUPT CONFIGURATIONS AND SOURCES
Please reference the following registers listed for detailed information. In summary, additional IRQ selection, IRQ sources along
with programmable interrupt threshold count is possible.
Interrupt Source Select Register ( see page 83)
Interrupt Configuration Register ( see page 84)
Interrupt Threshold Register ( see page 86)
STX104 Reference Manual
13
Copyright © 2009 by
Apex Embedded Systems
. All rights reserved.
110
Thursday, October 08, 2009
13