background image

 

 

ADM-XRC-II User Manual 

2

152

151

1

 
 
 
 
 
 
 
 
 
 
 
 
 
 
 

 
 

Pin numbering looking into front of XRM IO146 connector

 

 
Pin  

Function 

UCF 
name 

Term 
Res  

V II Pin 

Pin 

Function 

UCF 
name 

Term 
Res 

V II Pin 

Data[0] +ve 

User[0] 

R1 

B3 

Data[1] +ve 

User[2] 

R4 

C9 

Data[0] -ve 

User[1] 

C2 

Data[1] -ve 

User[3] 

D9 

Data[2] +ve 

User[4] 

R3 

B5 

Data[3] +ve 

User[6] 

R2 

E9 

Data[2] -ve 

User[5] 

B4 

Data[3] -ve 

User[7] 

E8 

Data[4] +ve 

User[8] 

R5 

C6 

10 

Data[5] +ve 

User[10]  R6 

B10 

11 

Data[4] -ve 

User[9] 

D6 

12 

Data[5] -ve 

User[11]  - 

B9 

13 

Data[6] +ve 

User[12] 

R7 

J10 

14 

Data[7] +ve 

User[14]  R8 

D11 

15 

Data[6] -ve 

User[13] 

H11 

16 

Data[7] -ve 

User[15]  - 

D10 

17 

Data[8] +ve 

User[16] 

R9 

F8 

18 

Data[9] +ve 

User[18]  R10 

G11 

19 

Data[8] -ve 

User[17] 

F9 

20 

Data[9] -ve 

User[19]  - 

G10 

21 Data[10]+ve 

User[20] R11 B7 

22 Data[11] 

+ve User[22] 

R12 H9 

23 

Data[10] -ve 

User[21] 

B6 

24 

Data[11] -ve 

User[23]  - 

H10 

25 Data[12]+ve 

User[24] R14 C8 

26 Data[13] 

+ve User[26] 

R15 H12 

27 

Data[12] -ve 

User[25] 

C7 

28 

Data[13] -ve 

User[27]  - 

H13 

29 Data[14]+ve 

User[28] R16 A5 

30 Data[15] 

+ve User[30] 

R17 J11 

31 

Data[14] -ve 

User[29] 

A4 

32 

Data[15] -ve 

User[31]  - 

J12 

33 

Single 0 

User[34] 

N/a 

A9 

34 

Clock[0] +ve 

User[32]  R64 

H16 

35 

Single 1 

User[35] 

N/a 

F13 

36 

Clock[0] -ve 

User[33]  - 

H17 

37 

+5V fused 

 

 

 

38 

Single 2 

User[36]  N/a 

C16 

 
 
Pin  

Function 

UCF 
name 

Term 
Res 

V II Pin 

Pin  

Function 

UCF 
name 

Term 
Res 

V II Pin 

39 

Data[16] +ve 

User[40]  R19 

A7 

40 

Data[17] +ve 

User[42]  R20 

K12 

41 

Data[16] -ve 

User[41]  - 

A6 

42 

Data[17] -ve 

User[43]  - 

J13 

43 

Data[18] +ve 

User[44]  R23 

A12 

44 

Data[19] +ve 

User[46]  R22 

C12 

45 

Data[18] -ve 

User[45]  - 

A11 

46 

Data[19] -ve 

User[47]  - 

C11 

47 

Data[20] +ve 

User[48]  R25 

B12 

48 

Data[21] +ve 

User[50]  R24 

B14 

49 

Data[20] -ve 

User[49]  - 

B11 

50 

Data[21] -ve 

User[51]  - 

B13 

51 Data[22] 

+ve User[52] 

R27 D13  52 Data[23] 

+ve User[54] 

R26 G13 

53 

Data[22] -ve 

User[53]  - 

D12 

54 

Data[23] -ve 

User[55]  - 

G12 

55 

Data[24] +ve 

User[56]  R29 

E14 

56 

Data[25] +ve 

User[58]  R28 

J14 

57 

Data[24] -ve 

User[57]  - 

E13 

58 

Data[25] -ve 

User[59]  - 

J15 

59 

Data[26] +ve 

User[60]  R37 

K13 

60 

Data[27] +ve 

User[62]  R30 

C14 

61 

Data[26] -ve 

User[61]  - 

K14 

62 

Data[27] -ve 

User[63]  - 

C13 

63 

Data[28] +ve 

User[64]  R41 

K15 

64 

Data[29] +ve 

User[66]  R38 

H14 

65 

Data[28] -ve 

User[65]  - 

K16 

66 

Data[29] -ve 

User[67]  - 

H15 

67 Data[30] 

+ve User[68] 

R44 G17  68 Data[31] 

+ve User[70] 

R42 F17 

69 

Data[30] -ve 

User[69]  - 

G16 

70 

Data[31] -ve 

User[71]  - 

F16 

71 

Single 3 

User[37]  N/a 

G20 

72 

Clock[1] +ve 

User[72]  R67 

E16 

73 

Single 4 

User[38]  N/a 

A28 

74 

Clock[1] –ve 

User[73]  - 

E17 

75 

+5V fused 

 

 

 

76 

Single 5 

User[39]  N/a 

G15 

ADM-XRC-II User Manual 

Version 1.5 

Page 16 

Summary of Contents for ADM-XRC-II

Page 1: ...ADM XRC II PCI Mezzanine Card User Guide Version 1 5...

Page 2: ...ta Parallel Systems Limited Alpha Data 58 Timber Bush Edinburgh EH6 6QH Scotland UK Phone 44 0 131 555 0303 Fax 44 0 131 555 0728 Email support alphadata co uk Copyright 2002 Alpha Data Parallel Syste...

Page 3: ...ion 9 5 4 Input Clocks 10 5 5 Output Clocks 11 5 6 Local Bus 12 5 7 Synchronous SRAM 13 5 8 Clock pins 13 5 9 User I O Configuration 14 5 9 1 User I O XRM IO34 Front Panel Variant 14 5 9 2 User I O XR...

Page 4: ...ADM XRC II User Manual 11 FPGA Pin Locations 27 ADM XRC II User Manual Version 1 5...

Page 5: ...x 32 46 SSRAM 256K x 32 46 1 1 Specifications The ADM XRC II supports high performance PCI operation without the need to integrate proprietary cores into the FPGA A PLX PCI9656 provides a rich set of...

Page 6: ...e PMC motherboard using M2 5 screws in the four holes provided The PMC bezel through which the I O connector protrudes should be flush with the front panel of the PMC motherboard 2 4 Installing the AD...

Page 7: ...flash SelectMAP and the clock generator In direct slave mode the XRC is a target on the PCI bus for read and write transactions and these are translated into local bus cycles initiated by the PCI9656...

Page 8: ...R2 Local Bus FPGA 1C PCI BAR3 Local Bus Control Flash SelectMap 20 PCI BAR4 Not used 24 PCI BAR5 Not used 28 Card Bus CIS Pointer Not used 2C Subsystem ID Subsystem Vendor ID 30 PCI Base Address for L...

Page 9: ...HOST 4M byte space HOST 4M byte space FPGA 4MB 32 bit space BAR3 S1 BAR2 S0 The PCI9656 can be programmed to support 8 16 or 32 bit local bus widths and this feature is used to match with the device...

Page 10: ...PROG and then releasing it will start the initialisation process The INIT bit is only valid whilst the device is not configured indicated by a zero in DONE After configuration the INIT pin becomes a...

Page 11: ...RAX SERERR INTCLK FEATCLK DATA S1 CLK S0 R CLK Drives clock signal to ICS9161 Determines S0 when static DATA Drives data signal to ICS9161 Determines S1 when static FEATCLK Do not use INTCLK Do not us...

Page 12: ...clear FINT in the ISTAT register depends on the interrupt mode selected by IMODE MODE 0 With edge triggered interrupts writing the FINT bit in ICON clears the corresponding bit in ISTAT For level sen...

Page 13: ...is written with configuration information The mapping of this port is determined by the BREV bit in the MODE register 7 6 5 4 3 2 1 0 SelectMap Configuration Data Byte W NOTE Do not write to the Sele...

Page 14: ...e MCLK signal from the clock generator is the local bus clock used by the FPGA PLX PCI9656 and a support CPLD Both MCLK and VCLK can be programmed between 400kHz and 100MHz A restriction on MCLK is th...

Page 15: ...lock with the local bus clock To do this requires the use of Virtex DCM s that are specifically designed for the purpose of minimising skew between external and internal clock domains The SRAM s are s...

Page 16: ...TRI Burst terminate LREADYIL low OUT TRI Accepts completes data transfer LDREQL 1 0 low OUT Request DMA transfer LDACKL 1 0 low IN DMA transfer acknowledge LEOTL 1 0 low OUT Terminate current DMA tra...

Page 17: ...KE clock enable Where n 0 1 2 3 4 5 Therefore SRAM 0 is controlled by the three bus ports RD0 36 0 RA0 19 0 and RC0 8 0 and these are names used to constrain the pins in the user constraints file or U...

Page 18: ...A link on pins 2 3 selects 2 5V whilst a link on pins 1 2 select 3 3V Each pair of I O signals is routed as shown below FPGA IO CON Rs Rs Rs Rs Rt Rt User 0 User 1 User 2 User 3 The default manufactur...

Page 19: ...1 65 USER 30 32 66 USER 31 33 67 USER 32 CLK All GND 34 68 USER 33 CLK 5 9 2 User I O XRM IO146 Panel Variant Rev2 0 There are 146 I O signals available on the front panel connector and these can be u...

Page 20: ...Single 1 User 35 N a F13 36 Clock 0 ve User 33 H17 37 5V fused 38 Single 2 User 36 N a C16 Pin Function UCF name Term Res V II Pin Pin Function UCF name Term Res V II Pin 39 Data 16 ve User 40 R19 A7...

Page 21: ...5 Data 48 ve User 110 R65 J23 116 Data 49 ve User 112 R61 H22 117 Data 48 ve User 111 J24 118 Data 49 ve User 113 H23 119 Data 50 ve User 114 R68 E27 120 Data 51 ve User 116 R66 C23 121 Data 50 ve Use...

Page 22: ...EARIO 17 17 18 REARIO 16 REARIO 19 19 20 REARIO 18 REARIO 21 21 22 REARIO 20 REARIO 23 23 24 REARIO 22 REARIO 25 25 26 REARIO 24 REARIO 27 27 28 REARIO 26 REARIO 29 29 30 REARIO 28 REARIO 31 31 32 REA...

Page 23: ...rocess DONE should be high If DONE is not high and INIT is set then an error has occurred and will probably be due to an invalid bitstream Note that INIT is not valid when DONE is set as it becomes a...

Page 24: ...ces as well as from the local bus The FPGA can interrupt the host system by asserting the LINTIL active low signal and keeping it asserted until the source of the interrupt is cleared See the ICON reg...

Page 25: ...ing the FPGA from flash on power up or reset and will load the bitstream from the main memory section starting at 0x8001 This is to avoid any problem with the boot block which if locked out cannot be...

Page 26: ...ly during system boot to configure resources requested by the ADM XRC II The main points to note are that the device and vendor ID s are 9656 10B5 and the command register is set for memory and I O ac...

Page 27: ...describes the attributes of Local Bus Space 0 It can be seen that 32 bit local bus width is selected and that ready must be generated by the target space In this case Space 0 is allocated to the FPGA...

Page 28: ...ers and FPGA SelectMAP port Notes 1 Do not enable burst for this region as it may cause side effects that will stop FPGA loading and readback 2 Internal wait states should always be 0 3 Bus width is a...

Page 29: ...transfer codes and general purpose input and output bits Notes 1 A fault with the EEPROM or if the EEPROM is blank will result in the Serial EEPROM Present bit being cleared 2 This register can be us...

Page 30: ...ts There is a utility in the SDK that can be used to view and change the contents of the EEPROM As this device contains PLX PCI9656 initialisation data users must be careful about the changes made ADM...

Page 31: ...ADM XRC II User Manual 11 FPGA Pin Locations Refer to the SDK which contains UCF files for various local bus SRAM and IO configurations ADM XRC II User Manual Version 1 5 Page 27...

Page 32: ...dules Flash Page Info PLX Configuration register info SRAM Clocking Dec 2001 1 2 Updates XRM IO146 Rev 2 0 added Feb 2002 1 3 Updates I O UCF FPGA pin cross reference June 2002 1 4 Updates Reflects Re...

Reviews: