ADM-XRC-7V1 User Manual
V1.9 - 23rd Aug 2016
Signal
FPGA Pin
FPGA Bank
GP35
AN30
13
GP36
AL32
14
GP37
AL31
14
GP38
AN31
13
Table 19 : Pn6 GPIO Pin Map
GCC: Global clock capable MRCC: Multi-region clock capable SRCC: Single-region clock capable
Page 26
Rear Connector Pinouts
ad-ug-1248_v1_9.pdf