24
www.xilinx.com
Virtex-II Pro Prototype Platform User Guide
1-800-255-7778
UG027 / PN 0402044 (v1.6) October 25, 2002
Chapter 1: Virtex-II Pro Prototype Platform
R
20. CPU Debug Pins
Figure 1-6
shows the location of the CPU debug pins on the debug connector
.
Table 1-12
shows the CPU debug pin locations for the available DUT package types.
For details on CPU debug pins, refer to
Appendix A, “RISCWatch and RISCTrace
Interfaces.”
Figure 1-6:
CPU Debug Connector, 16-Pin Male
Table 1-12:
CPU Debug Pins
Pin FG456
FF672
FF1152
CPU_TDO
L20
AC8
AC31
CPU_TDI
L21
AE8
AC32
CPU_TCK
M21
W12
AA25
CPU_TMS
M20
AA12
AA26
CPU_HALT
M19
AB12
AD31
CPU_TRST
M18
AC12
AB29
UG027_06_030402
1
3
5
7
9
11
13
15
2
4
6
8
10
12
14
16
CPU_TMS
NC
NC
CPU_HALT
CPU_TDO
CPU_TDI
NC
CPU_TCK
NC
NC
NC
GND
NC
CPU_TRST
VCC3/VCCO
NC