
UG024 (v3.0) February 22, 2007
RocketIO™ Transceiver User Guide
02/24/04
2.3
•
: Added FG676 row to BREFCLK Pin Numbers.
•
: Added note above Figure 2-4 stating, “These local MGT clock
input inverters, shown and noted in Figure 2-4, are not included in the
FOUR_BYTE_CLK templates.
•
Section
: Added paragraph to section explaining how
RXRECCLK changes monotonically and how the recovered bit clock is derived.
•
“Data Path Latency” in Chapter 2
: Revised first sentence to read: “With the
many configurations of the MGT, both the transmit and receive data path latencies
vary.”
•
: Revised the description of RXBUFSTATUS.
•
: Replaced old Figure 3-1, page 101, with new
showing
“Differential Amplifier.”
•
: Added new Figure 3-6, page 105, showing “MGT Receiver.”
•
: Added text to CDR Parameters (TLOCK parameter in Conditions
column) and edited Note 3.
•
Section “Voltage Regulation” in Chapter 3: Added Linear Technology part numbers
(LT1963A, LT1964).
•
“Passive Filtering” in Chapter 3
: Added new cap rules for RocketIO
transceiver.
•
: Replaced old Figure 3-8 with new figure showing “Power
Filtering Network on Devices with Internal and External Capacitors.”
•
: Added Device and Package combinations table.
•
: Added new Figure 3-10, page 110, showing “Example Power
Filtering PCB Layout for Four MGTs, in Device with Internal Capacitors, Bottom
Layer.” Modified the text describing
•
: Replaced old Figure 3-10 with new figure showing “Example
Power Filtering PCB Layout for Four MGTs, in Device with External Capacitors, Top
Layer.” Removed the text describing old Figure 3-10.
•
: Replaced old Figure 3-11 with new figure showing “Example
Power Filtering PCB Layout for Four MGTs, in Device with External Capacitors,
Bottom Layer.” Removed the text describing old Figure 3-11.
•
: Added V
TRX
and V
TTX
voltages for different coupling
environments.
05/20/04
2.3.1
•
Changed the value of TRCLK/RFCLK in
06/24/04
2.3.2
•
08/25/04
2.4
•
•
Add application notes to
Appendix C, “Related Online Documents.”
•
Replaced “Voltage Regulation” section with
“Voltage Regulator Selection and Use” in Chapter 3
.
•
Removed all references to the XCVP125 device.
•
Modified Note 4 in
.
12/09/04
2.5
•
Added PCI Express and new note to
. Added sentence to REFCLK definition
in
. Updated
.
•
“Epson EG-2121CA 2.5V (LVPECL Outputs),” page 119
•
Added XAPP572 to
Appendix C, “Related Online Documents”
and added references
to XAPP572 in
(under SERDES_10B description) and
.
Date
Version
Revision
Product Not Recommended for New Designs