14
RocketIO™ Transceiver User Guide
UG024 (v3.0) February 22, 2007
R
K28.5+ with Pre-Emphasis
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 105
Eye Diagram, 10% Pre-Emphasis, 20" FR4, Worst-Case Conditions
. . . . . . 106
Eye Diagram, 33% Pre-Emphasis, 20" FR4, Worst-Case Conditions
. . . . . . 106
MGT Receiver
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 107
Power Supply Circuit Using Approved Regulator
. . . . . . . . . . . . . . . . . . . . . 110
Power Filtering Network on Devices with Internal & External Capacitors
111
Example Power Filtering PCB Layout for Four MGTs, in Device with
Internal Capacitors, Bottom Layer
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 113
Example Power Filtering PCB Layout for Four MGTs, In Device with
External Capacitors, Top Layer
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 114
Example Power Filtering PCB Layout for Four MGTs, in Device with
External Capacitors, Bottom Layer
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 115
Single-Ended Trace Geometry
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 116
Microstrip Edge-Coupled Differential Pair
. . . . . . . . . . . . . . . . . . . . . . . . . . 117
Stripline Edge-Coupled Differential Pair
. . . . . . . . . . . . . . . . . . . . . . . . . . . . 117
AC-Coupled Serial Link
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 117
DC-Coupled Serial Link
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 118
LVPECL Reference Clock Oscillator Interface
. . . . . . . . . . . . . . . . . . . . . . . . 119
LVPECL Reference Clock Oscillator Interface (On-Chip Termination)
. . 119
LVDS Reference Clock Oscillator Interface
. . . . . . . . . . . . . . . . . . . . . . . . . . 119
LVDS Reference Clock Oscillator Interface (On-Chip Termination)
. . . . 119
Chapter 4: Simulation and Implementation
XC2VP2 Implementation
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 122
XC2VP50 Implementation
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 122
Appendix A: RocketIO Transceiver Timing Model
RocketIO Transceiver Block Diagram
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 128
RocketIO Transceiver Timing Relative to Clock Edge
. . . . . . . . . . . . . . . . . 133
Appendix B: 8B/10B Valid Characters
Appendix C: Related Online Documents
Product Not Recommended for New Designs