Xilinx M401 Скачать руководство пользователя страница 2

ML401/ML402/ML403 Evaluation Platform

www.xilinx.com

UG080 (v2.5)  May 24, 2006

Xilinx is disclosing this Document and Intellectual Property (hereinafter “the Design”) to you for use in the development of designs to operate 
on, or interface with Xilinx FPGAs. Except as stated herein, none of the Design may be copied, reproduced, distributed, republished, 
downloaded, displayed, posted, or transmitted in any form or by any means including, but not limited to, electronic, mechanical, 
photocopying, recording, or otherwise, without the prior written consent of Xilinx. Any unauthorized use of the Design may violate copyright 
laws, trademark laws, the laws of privacy and publicity, and communications regulations and statutes.

Xilinx does not assume any liability arising out of the application or use of the Design; nor does Xilinx convey any license under its patents, 
copyrights, or any rights of others. You are responsible for obtaining any rights you may require for your use or implementation of the Design. 
Xilinx reserves the right to make changes, at any time, to the Design as deemed desirable in the sole discretion of Xilinx. Xilinx assumes no 
obligation to correct any errors contained herein or to advise you of any correction if such be made. Xilinx will not assume any liability for the 
accuracy or correctness of any engineering or technical support or assistance provided to you in connection with the Design.

THE DESIGN IS PROVIDED “AS IS” WITH ALL FAULTS, AND THE ENTIRE RISK AS TO ITS FUNCTION AND IMPLEMENTATION IS 
WITH YOU. YOU ACKNOWLEDGE AND AGREE THAT YOU HAVE NOT RELIED ON ANY ORAL OR WRITTEN INFORMATION OR 
ADVICE, WHETHER GIVEN BY XILINX, OR ITS AGENTS OR EMPLOYEES. XILINX MAKES NO OTHER WARRANTIES, WHETHER 
EXPRESS, IMPLIED, OR STATUTORY, REGARDING THE DESIGN, INCLUDING ANY WARRANTIES OF MERCHANTABILITY, FITNESS 
FOR A PARTICULAR PURPOSE, TITLE, AND NONINFRINGEMENT OF THIRD-PARTY RIGHTS.

IN NO EVENT WILL XILINX BE LIABLE FOR ANY CONSEQUENTIAL, INDIRECT, EXEMPLARY, SPECIAL, OR INCIDENTAL DAMAGES, 
INCLUDING ANY LOST DATA AND LOST PROFITS, ARISING FROM OR RELATING TO YOUR USE OF THE DESIGN, EVEN IF YOU 
HAVE BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. THE TOTAL CUMULATIVE LIABILITY OF XILINX IN CONNECTION 
WITH YOUR USE OF THE DESIGN, WHETHER IN CONTRACT OR TORT OR OTHERWISE, WILL IN NO EVENT EXCEED THE 
AMOUNT OF FEES PAID BY YOU TO XILINX HEREUNDER FOR USE OF THE DESIGN. YOU ACKNOWLEDGE THAT THE FEES, IF 
ANY, REFLECT THE ALLOCATION OF RISK SET FORTH IN THIS AGREEMENT AND THAT XILINX WOULD NOT MAKE AVAILABLE 
THE DESIGN TO YOU WITHOUT THESE LIMITATIONS OF LIABILITY.

The Design is not designed or intended for use in the development of on-line control equipment in hazardous environments requiring fail-
safe controls, such as in the operation of nuclear facilities, aircraft navigation or communications systems, air traffic control, life support, or 
weapons systems (“High-Risk Applications”). Xilinx specifically disclaims any express or implied warranties of fitness for such High-Risk 
Applications. You represent that use of the Design in such High-Risk Applications is fully at your risk.

© 2002-2006 Xilinx, Inc. All rights reserved. XILINX, the Xilinx logo, and other designated brands included herein are trademarks of Xilinx, 
Inc. PowerPC is a trademark of IBM, Inc. All other trademarks are the property of their respective owners.

Revision History

The following table shows the revision history for this document.

 

Date

Version

Revision

09/24/04

1.0

Initial Xilinx release.

10/20/04

1.0.1

Minor edits to text and figures.

02/17/05

1.1

Minor edits:

Figure 1

and 

Figure 4

: Corrected the regulator number for the 6A SWIFT part that goes 

to 1.2V. Removed digital supply reference.

Table 6

: Corrected the GPIO LED 3 (DS6) FPGA pin number.

02/28/05

2.0

Renamed title from 

ML401 Evaluation Platform

 user guide to 

ML40x Evaluation Platform

 

user guide.

Expanded document from ML401-specific to include ML401, ML402, and ML403 
platforms.

Minor edits to text and figures.

R

www.BDTIC.com/XILINX

Содержание M401

Страница 1: ...R ML401 ML402 ML403 Evaluation Platform User Guide UG080 v2 5 May 24 2006 www BDTIC com XILINX...

Страница 2: ...TS IN NO EVENT WILL XILINX BE LIABLE FOR ANY CONSEQUENTIAL INDIRECT EXEMPLARY SPECIAL OR INCIDENTAL DAMAGES INCLUDING ANY LOST DATA AND LOST PROFITS ARISING FROM OR RELATING TO YOUR USE OF THE DESIGN...

Страница 3: ...ections Minor edits to text for clarity 11 15 05 2 2 Clarified ZBT synchronous RAM size in Features section 01 13 06 2 3 Minor edits Deleted P N 0402337 obsolete from document s identification Deleted...

Страница 4: ...ML401 ML402 ML403 Evaluation Platform www xilinx com UG080 v2 5 May 24 2006 www BDTIC com XILINX...

Страница 5: ...Active High 18 8 User Push Buttons Active High 19 9 CPU Reset Button Active Low 19 10 Expansion Headers 20 11 Stereo AC97 Audio Codec 24 12 RS 232 Serial Port 24 13 16 Character x 2 Line LCD 24 14 IIC...

Страница 6: ...gram Switch 30 31 Configuration Address and Mode DIP Switches 30 32 Encryption Key Battery 30 33 Configuration Source Selector Switch 30 Configuration Options 31 JTAG Parallel Cable IV Cable and Syste...

Страница 7: ...at http www xilinx com literature index htm To search the Answer Database of silicon software and IP questions and answers or to create a technical support WebCase see the Xilinx website at http www x...

Страница 8: ...sign_name Braces A list of items from which you must choose one or more lowpwr on off Vertical bar Separates items in a list of choices lowpwr on off Vertical ellipsis Repetitive material that has bee...

Страница 9: ...ock output pair with SMA connectors One 100 MHz clock oscillator socketed plus one extra open 3 3V clock oscillator socket General purpose DIP switches ML401 ML402 platform LEDs and push buttons Expan...

Страница 10: ...sit the corresponding Web page ML401 http www xilinx com ml401 ML402 http www xilinx com ml402 ML403 http www xilinx com ml403 The information includes Current version of this user guide in PDF format...

Страница 11: ...ontroller SEL MAP SLV SERIAL JTAG JTAG JTAG JTAG JTAG MSTR SERL I O Expansion Header USB Controller 10 100 1000 Enet PHY AC97 Audio CODEC 16 X 32 Character LCD CF PC DDR SDRAM DDR SDRAM RS 232 XCVR Vi...

Страница 12: ...gure 3 page 13 back The numbered sections on the pages following the figures contain details on each feature Note The ML402 and ML403 boards might differ slightly from the board shown Figure 2 Detaile...

Страница 13: ...Description R Note The label on the CompactFlash CF card shipped with your board might differ slightly from the one shown Figure 3 Detailed Description of Virtex 4 ML40x Evaluation Platform Components...

Страница 14: ...tMAP modes See the Configuration Options page 31 section for more information I O Voltage Rails The FPGA has 11 banks of which only the first 10 banks are used The last bank is powered but unused The...

Страница 15: ...Use of DCI will disable the use of GPIO LED 2 and 3 4 Not supported 5 Optional User must install resistors R224 and R225 to use DCI In bitgen the switch g DCIUpdateMode Quiet must also be used Note Us...

Страница 16: ...the DDR clock signal reaches the FPGA clock feedback pin at the same time as it arrives at the DDR chips DDR Loop Signal The DDR loop signal is a trace driven and then received back at the FPGA with...

Страница 17: ...oscillators and are powered by the 3 3V supply 5 LCD Brightness and Contrast Adjustment Turning potentiometer R1 adjusts the image contrast of the character LCD 6 DIP Switches Active High Eight gener...

Страница 18: ...o be used for signaling error conditions such as bus errors but can be used for any other purpose Note On the ML403 board the Error 2 LED is not installed Table 6 summarizes the LED definitions and co...

Страница 19: ...9 CPU Reset Button Active Low The CPU reset button is an active Low push button intended to be used as a system or user reset button This button is wired only to an FPGA I O pin so it can also be use...

Страница 20: ...ts The VCCIO of these signals can be set to 2 5V or 3 3V by setting jumper J16 Table 9 summarizes the differential connections on this expansion I O connector Table 9 Expansion I O Differential Connec...

Страница 21: ...nector Table 10 Expansion I O Single Ended Connections J6 Header Pin Label FPGA Pin J6 Pin 2 HDR1_28 AA24 J6 Pin 4 HDR1_42 V20 J6 Pin 6 HDR1_36 AC25 J6 Pin 8 HDR1_2 AC24 J6 Pin 10 HDR1_52 W25 J6 Pin 1...

Страница 22: ...on connector to allow additional IIC devices to be bused together If the expansion IIC bus is to be utilized the user must have the IIC pull up resistors present on the expansion card Bidirectional le...

Страница 23: ...on TCK J3 Pin 13 TDO N A Expansion TDO J3 Pin 14 TDI N A Expansion TDI J3 Pin 15 LED North E2 LED North J3 Pin 16 GPIO Switch North E7 GPIO Switch North J3 Pin 17 LED Center C6 LED Center J3 Pin 18 GP...

Страница 24: ...operate up to 115200 Bd An interface chip is used to shift the voltage level between FPGA and RS 232 signals Note The FPGA is only connected to the TX and RX data pins on the serial port Therefore ot...

Страница 25: ...ort P2 supports an external video monitor Table 13 lists each board and its corresponding video DAC chip Note Due to the reduced pin count on ML403 board s XC4VFX12 FPGA only the five most significant...

Страница 26: ...re programs the FPGA The board also features a System ACE failsafe mode In this mode if the System ACE controller detects a failed configuration attempt it automatically reboots back to a predefined c...

Страница 27: ...ial or parallel SelectMAP modes For FPGA configuration via the CPLD and flash the configuration selector switch SW12 must be set to the CPLD Flash position See the Configuration Options page 31 sectio...

Страница 28: ...Xilinx XCF32P Platform Flash Configuration Storage Device Xilinx XCF32P Platform Flash configuration storage device offers a convenient and easy to use configuration solution for the FPGA The Platfor...

Страница 29: ...5 mm barrel type plug center positive For applications requiring additional power such as the use of expansion cards drawing significant power a larger AC adapter might be required If a different AC a...

Страница 30: ...the FPGA configuration mode pins M2 M1 and M0 as shown in Table 15 32 Encryption Key Battery An onboard battery holder is connected to the VBATT pin of the FPGA to hold the encryption key for the FPG...

Страница 31: ...G connection to the JTAG chain allows a host PC to download bitstreams to the FPGA using the iMPACT software tool PC4 also allows debug tools such as the ChipScope Pro Analyzer or a software debugger...

Страница 32: ...ch the programming method being used by the Platform Flash memory The configuration source selector switch should be in the Plat Flash setting if the use of Platform Flash memory is desired When set c...

Отзывы: