
CH32V003
Reference Manual
V1.3
82
Bit
Name
Access
Description
Reset
value
[31:10] Reserved
RO Reserved
0
[9:0]
JOFFSETx
RW
The data offset value of the injected channel x.
When converting the injected channels, this value defines
the value used to subtract from the original conversion
data. The result of the conversion can be read out in the
ADC_IDATARx register.
0
9.3.7 ADC Watchdog high threshold register (ADC_WDHTR)
Offset address: 0x24
31
30 29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14 13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
HT[9:0]
Bit
Name
Access
Description
Reset
value
[31:10] Reserved
RO Reserved
0
[9:0]
HT
RW Analog watchdog high threshold setting value.
0
Note: You can change the values of WDHTR and WDLTR during the conversion process, but they will take
effect at the next conversion.
9.3.8 ADC Watchdog low threshold register (ADC_WDHTR)
Offset address: 0x28
31
30 29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14 13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
LT[9:0]
Bit
Name
Access
Description
Reset
value
[31:10] Reserved
RO Reserved
0
[9:0]
LT
RW Analog watchdog low threshold setting value.
0
Note: You can change the values of WDHTR and WDLTR during the conversion process, but they will take
effect at the next conversion.
9.3.9 ADC Regular sequence register 1(ADC_RSQR1)
Offset address: 0x2C
31
30 29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
L[3:0]
RSQ16[4:1]
15
14 13
12
11
10
9
8
7
6
5
4
3
2
1
0
SQ16[0]
SQ15[4:0]
SQ14[4:0]
SQ13[4:0]