
CH32V003
Reference Manual
V1.3
65
Figure 8-1 DMA1 request image
Table 8-2 DMA1 peripheral mapping table for each channel
Peripherals Channel1 Channel 2 Channel 3
Channel 4
Channel 5
Channel 6 Channel 7
ADC1
ADC1
SPI1
SPI1_RX
SPI1_TX
USART1
USART1_TX USART1_RX
I2C1
I2C1_TX
I2C1_RX
TIM1
TIM1_CH1
TIM1_CH2
TIM1_CH4
TIM1_TRIG
TIM1_COM
TIM1_UP
TIM1_CH3
TIM2
TIM2_CH3
TIM2_UP
TIM2_CH1
TIM2_CH2
TIM2_CH4
8.3 Register description
Table 8-3 DMA-related registers list
Name
Access address
Description
Reset value
R32_DMA_INTFR
0x40020000
DMA interrupt status register
0x00000000
R32_DMA_INTFCR
0x40020004
DMA interrupt flag clear register
0x00000000
R32_DMA_CFGR1
0x40020008
DMA channel 1 configuration register
0x00000000
R32_DMA_CNTR1
0x4002000C
DMA channel 1 number of data register
0x00000000
R32_DMA_PADDR1
0x40020010
DMA channel 1 peripheral address register 0x00000000
R32_DMA_MADDR1
0x40020014
DMA channel 1 memory address register
0x00000000
R32_DMA_CFGR2
0x4002001C
DMA channel 2 configuration register
0x00000000