
CH32V003
Reference Manual
V1.3
37
R32_PFIC_GISR
0xE000E04C
PFIC interrupt global status register
0x00000000
R32_PFIC_VTFIDR
0xE000E050
PFIC VTF interrupt ID configuration
register
0x00000000
R32_PFIC_VTFADDRR0
0xE000E060
PFIC VTF interrupt 0 offset address
register
0x00000000
R32_PFIC_VTFADDRR1
0xE000E064
PFIC VTF interrupt 1 offset address
register
0x00000000
R32_PFIC_IENR1
0xE000E100
PFIC interrupt enable setting register 1
0x00000000
R32_PFIC_IENR2
0xE000E104
PFIC interrupt enable setting register 2
0x00000000
R32_PFIC_IRER1
0xE000E180
PFIC interrupt enable clear register 1
0x00000000
R32_PFIC_IRER2
0xE000E184
PFIC interrupt enable clear register 2
0x00000000
R32_PFIC_IPSR1
0xE000E200
PFIC interrupt pending setting register 1 0x00000000
R32_PFIC_IPSR2
0xE000E204
PFIC interrupt pending setting register 2 0x00000000
R32_PFIC_IPRR1
0xE000E280
PFIC interrupt hang clear register 1
0x00000000
R32_PFIC_IPRR2
0xE000E284
PFIC interrupt hang clear register 2
0x00000000
R32_PFIC_IACTR1
0xE000E300
PFIC interrupt activation status register
1
0x00000000
R32_PFIC_IACTR2
0xE000E304
PFIC interrupt activation status register
2
0x00000000
R32_PFIC_IPRIORx
0xE000E400
PFIC interrupt priority configuration
register
0x00000000
R32_PFIC_SCTLR
0xE000ED10
PFIC system control register
0x00000000
Note:
1. The default value of PFIC_ISR0 register is 0xC, that is, NMI and exception are always enabled by default.
2. NMI and EXC support interrupt pending clear and setting operation, but not interrupt enable clear and
setting operation.
6.5.2.1 PFIC interrupt enable status register 1 (PFIC_ISR1)
Offset address: 0x00
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
INTENSTA[31:16]
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reser
ved
INTE
NST
A14
Reser
ved
INTE
NST
A12
Reserved
INTE
NST
A3
INTE
NST
A2
Reserved
Bit
Name
Access
Description
Reset value
[31:16]
INTENSTA16_31
RO
16#-31# Interrupt current enable state.
1: The current numbered interrupt is
enabled.
0: The current numbered interrupt is not
enabled.
0
15
Reserved
RO
Reserved
0
14
INTENSTA14
RO
14# Interrupt current enable status.
1: The current numbered interrupt is
enabled.
0: The current numbered interrupt
is not
enabled.
0
13
Reserved
RO
Reserved
0
12
INTENSTA12
RO
12# Interrupt current enable status.
1: The current numbered interrupt is
enabled.
0: The current numbered interrupt is not
enabled.
0
[11:4]
Reserved
RO
Reserved
0