
CH32V003
Reference Manual
V1.3
21
11
TIM1RST
RW
TIM1 module reset control.
1: Reset module; 0: No effect.
0
10
Reserved
RO Reserved
0
9
ADC1RST
RW
ADC1 module reset control.
1: Reset module; 0: No effect.
0
[8:6]
Reserved
RO Reserved
0
5
IOPDRST
RW
PD port module reset control for I/O.
1: Reset module; 0: No effect.
0
4
IOPCRST
RW
PC port module reset control for I/O.
1: Reset module; 0: No effect.
0
3
Reserved
RO Reserved
0
2
IOPARST
RW
PA port module reset control for I/O.
1: Reset module; 0: No effect.
0
1
Reserved
RO Reserved
0
0
AFIORST
RW
I/O auxiliary function module reset control.
1: Reset module; 0: No effect.
0
3.4.5 APB1 Peripheral reset register (RCC_APB1PRSTR)
Offset address: 0x10
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
PWR
RST
Reserved
I2C1
RST
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
WW
DG
RST
Reserved
TIM
2
RST
Bit
Name
Access
Description
Reset
value
[31:29] Reserved
RO Reserved
0
28
PWRRST
RW
Power interface module reset control.
1: Reset module; 0: No effect.
0
[27:22] Reserved
RO Reserved
0
21
I2C1RST
RW
I2C 1 interface reset control.
1: Reset module; 0: No effect.
0
[20:12] Reserved
RO Reserved
0
11
WWDGRST
RW
Window watchdog reset control.
1: Reset module; 0: No effect.
0
[10:1] Reserved
RO Reserved
0
0
TIM2RST
RW
Timer 2 module reset control.
1: Reset module; 0: No effect.
0
3.4.6 AHB Peripheral clock enable register (RCC_AHBPCENR)
Offset address: 0x14
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
SRA
M
EN
Reser
ved
DMA
1
EN