![VersaLogic VL-12CT96 Скачать руководство пользователя страница 37](http://html.mh-extra.com/html/versalogic/vl-12ct96/vl-12ct96_reference-manual_1006747037.webp)
VL-12CT96/7 Analog & Digital I/O Card
4-5
Convert Register
CONVERT — 0302H
7
6
5
4
3
2
1
0
D
7
D
6
D
5
D
4
D
3
D
2
D
1
D
0
Figure 4-7. Convert Register
The CONVERT register is a write register which, when written to, triggers (starts) an A/D conversion.
It is data insensitive; any value written to the CONVERT register will produce a trigger.
There are two ways to trigger an A/D conversion: writing to the CONVERT register or reading the
ADCHI register (if auto-trigger is enabled).
A word-wide output instruction to the SELECT register (out dx,ax) also writes into the CONVERT
register causing channel addressing and triggering with one CPU instruction.
D7-D0 — Not Used.
These bits have no function on the VL-12CT96/7. Any value written triggers an A/
D conversion.
Clear Flags Register
CLRFLG — 0309H
7
6
5
4
3
2
1
0
D
7
D
6
D
5
D
4
D
3
D
2
D
1
D
0
Figure 4-8. Clear Flags Register
The CLRFLG register is a write register which, when written to, clears the Done bit in the STATUS
register. It is data insensitive; any value written to the CLRFLG register will clear Done.
D7-D0 — Not Used.
These bits have no function on the VL-12CT96/7. Any value written will cause the
Done bit in the STATUS register to be cleared.
Registers — Analog Input Registers
Содержание VL-12CT96
Страница 2: ...ii VL 12CT96 7 Analog Digital I O Card ...
Страница 26: ...2 20 VL 12CT96 7 Analog Digital I O Card ...
Страница 32: ...3 6 VL 12CT96 7 Analog Digital I O Card ...
Страница 62: ...7 4 VL 12CT96 7 Analog Digital I O Card ...
Страница 65: ...VL 12CT96 7 Analog Digital I O Card 8 3 VL 12CT96 7 Parts Placement Reference ...