L M K 0 4 9 0 6 E V A L U A T I O N B O A R D O P E R A T I N G I N S T R U C T I O N S
SNAU126
39
Clock Outputs (CLKout)
The LMK04906 Family features programmable LVDS, LVPECL, and LVCMOS buffer modes
for the CLKoutX and OSCout0 output pairs. Included below are various phase noise
measurements for each output format.
LMK04906B CLKout Phase Noise
Figure 16: LMK04906B CLKout Phase Noise
Table 14: LMK04906B Phase Noise (dBc/Hz) Phase Noise and RMS Jitter (fs)
Offset
1474.56 MHz
LVDS
1474.56 MHz
LVPECL
491.52 MHz
LVDS
491.52 MHz
LVPECL
100 Hz
-88.9
-88.3
-99.9
-99.0
1 kHz
-109.1
-109.5
-117.7
-119.5
10 kHz
-119.0
-119.1
-126.9
-126.5
100 kHz
-121.2
-121.2
-129.4
-129.5
800 kHz
-133.6
-133.6
-141.6
-141.7
1 MHz
-135.4
-135.5
-143.5
-143.6
10 MHz
-149.9
-151.0
-154.2
-156.2
20 MHz
-150.6
-151.6
-154.2
-156.5
RMS Jitter (fs)
10 kHz to 20 MHz
95.3
94.4
97.5
94.3
RMS Jitter (fs)
100 Hz to 20 MHz
110.8
109.9
111.9
108.6