![Texas LMK04906B Скачать руководство пользователя страница 19](http://html.mh-extra.com/html/texas/lmk04906b/lmk04906b_operating-instructions-manual_1093846019.webp)
L M K 0 4 9 0 6 E V A L U A T I O N B O A R D O P E R A T I N G I N S T R U C T I O N S
SNAU126
19
Connector Name
Signal Type,
Input/Output
Description
Test point:
SYNC_TP
CMOS,
Input/Output
Programmable status I/O pin. By default, set as an
input pin for synchronize the clock outputs with a fixed
and known phase relationship between each clock
output selected for SYNC. A SYNC event also causes
the digital delay values to take effect.
In the default CodeLoader mode, SYNC will asserted
when the SYNC pin is low and the outputs to be
synchronized will be held in a logic low state. When
SYNC is unasserted, the clock outputs to be
synchronized are activated and will be initially phase
aligned with each other except for outputs programmed
with different digital delay values.
A SYNC event can also be programmed by toggling
the SYNC_POL_INV bit in the
Bits/Pins
tab in
CodeLoader.
Refer to the
LMK04906 Family Datasheet
section
“Clock Output Synchronization” for more information.
Status Output
When SYNC_MUX is 3 to 6 (pin enabled as output), a
status signal for the SYNC pin can be selected on the
Bits/Pins
tab via the SYNC_MUX control.