THS1031
3-V TO 5.5-V, 10-BIT, 30 MSPS
CMOS ANALOG-TO-DIGITAL CONVERTER
SLAS242E – NOVEMBER 1999 – REVISED MARCH 2002
21
POST OFFICE BOX 655303
•
DALLAS, TEXAS 75265
PRINCIPLES OF OPERATION
onboard reference generator configuration (continued)
_
+
VBG
Internal
Reference
Buffer
Mode =
REFSENSE
0.1
µ
F
1
µ
F
Tantalum
AGND
VREF = 2 V
10 k
Ω
10 k
Ω
_
+
AVDD
2
Figure 21. 2-V VREF Using ORG
_
+
VBG
Internal
Reference
Buffer
Mode =
REFSENSE
0.1
µ
F
1
µ
F
Tantalum
AGND
VREF = 1 + (Ra/Rb)
Ra
Rb
_
+
AVDD
2
Figure 22. External Divider Mode