THS1031
3-V TO 5.5-V, 10-BIT, 30 MSPS
CMOS ANALOG-TO-DIGITAL CONVERTER
SLAS242E – NOVEMBER 1999 – REVISED MARCH 2002
2
POST OFFICE BOX 655303
•
DALLAS, TEXAS 75265
functional block diagram
DAC
10-Bit
Clamp
10
Control
Register
ADC
Core
Output
Buffer
10
PGA
3
Sample
and
Hold
DAC
Internal
Reference
Buffer
A
B
Clamp
Amplifier
VBG
GND
Timing
Circuit
Power Down
WR
I/O(0–9)
OVR
OE
CLK
VREF
REFSENSE
CLAMPIN
CLAMP
AIN
REFTS
REFBS
MODE
REFTF
REFBF
ORG