LCD_HSYNC
LCD_PCLK
(active mode)
LCD_D
[23:0]
(active mode)
ATA
PPLLSB
16 x (1 to 2048)
HBP
(1 to 256)
Line 1
(1 to 256)
HFP
(1 to 64)
HSW
Line 1 for active
Line 2 for passive
LCD_VSYNC
LCD_PCLK
(passive mode)
LCD_AC_
BIAS_EN
LCD_D[7:0]
(passive mode)
1, 1
2, 2
P, 2
P, 1
2, 1
1, 2
10
10
8
6
4
5
1
2
3
VBP = 0
VFP = 0
VWS = 1
PPLLSB
16 x (1 to 2048)
11
1
2
3
2, 1
P, 1
1, 1
4
5
AM3359, AM3358, AM3357, AM3356, AM3354, AM3352
SPRS717H – OCTOBER 2011 – REVISED MAY 2015
A.
The dashed portion of LCD_PCLK is only shown as a reference of the internal clock that sequences the other signals.
Figure 7-85. LCD Raster-Mode Control Signal Deactivation
Copyright © 2011–2015, Texas Instruments Incorporated
Peripheral Information and Timings
209
Product Folder Links: