AM3359, AM3358, AM3357, AM3356, AM3354, AM3352
SPRS717H – OCTOBER 2011 – REVISED MAY 2015
Table 4-1. Pin Attributes (ZCE and ZCZ Packages)
BALL RESET
BUFFER
PULLUP
ZCE BALL
ZCZ BALL
TYPE BALL RESET
RESET REL.
ZCE POWER /
HYS
PIN NAME
SIGNAL NAME
MODE
REL. STATE
STRENGTH
/DOWN TYPE
I/O CELL
NUMBER
NUMBER
STATE
MODE
ZCZ POWER
(mA)
AIN0
AIN0
0
A
Z
Z
0
VDDA_ADC /
NA
25
NA
Analog
VDDA_ADC
AIN1
AIN1
0
A
Z
Z
0
VDDA_ADC /
NA
25
NA
Analog
VDDA_ADC
AIN2
AIN2
0
A
Z
Z
0
VDDA_ADC /
NA
25
NA
Analog
VDDA_ADC
AIN3
AIN3
0
A
Z
Z
0
VDDA_ADC /
NA
25
NA
Analog
VDDA_ADC
AIN4
AIN4
0
A
Z
Z
0
VDDA_ADC /
NA
25
NA
Analog
VDDA_ADC
AIN5
AIN5
0
A
Z
Z
0
VDDA_ADC /
NA
NA
NA
Analog
VDDA_ADC
AIN6
AIN6
0
A
Z
Z
0
VDDA_ADC /
NA
NA
NA
Analog
VDDA_ADC
AIN7
AIN7
0
A
Z
Z
0
VDDA_ADC /
NA
NA
NA
Analog
VDDA_ADC
CAP_VBB_MPU
CAP_VBB_MPU
NA
A
CAP_VDD_RTC
CAP_VDD_RTC
NA
A
CAP_VDD_SRAM_CORE
CAP_VDD_SRAM_CORE
NA
A
CAP_VDD_SRAM_MPU
CAP_VDD_SRAM_MPU
NA
A
DDR_A0
ddr_a0
0
O
H
1
0
VDDS_DDR /
NA
8
PU/PD
LVCMOS/SSTL/
VDDS_DDR
HSTL
DDR_A1
ddr_a1
0
O
H
1
0
VDDS_DDR /
NA
8
PU/PD
LVCMOS/SSTL/
VDDS_DDR
HSTL
DDR_A2
ddr_a2
0
O
H
1
0
VDDS_DDR /
NA
8
PU/PD
LVCMOS/SSTL/
VDDS_DDR
HSTL
DDR_A3
ddr_a3
0
O
H
1
0
VDDS_DDR /
NA
8
PU/PD
LVCMOS/SSTL/
VDDS_DDR
HSTL
DDR_A4
ddr_a4
0
O
H
1
0
VDDS_DDR /
NA
8
PU/PD
LVCMOS/SSTL/
VDDS_DDR
HSTL
DDR_A5
ddr_a5
0
O
H
1
0
VDDS_DDR /
NA
8
PU/PD
LVCMOS/SSTL/
VDDS_DDR
HSTL
DDR_A6
ddr_a6
0
O
H
1
0
VDDS_DDR /
NA
8
PU/PD
LVCMOS/SSTL/
VDDS_DDR
HSTL
DDR_A7
ddr_a7
0
O
H
1
0
VDDS_DDR /
NA
8
PU/PD
LVCMOS/SSTL/
VDDS_DDR
HSTL
DDR_A8
ddr_a8
0
O
H
1
0
VDDS_DDR /
NA
8
PU/PD
LVCMOS/SSTL/
VDDS_DDR
HSTL
DDR_A9
ddr_a9
0
O
H
1
0
VDDS_DDR /
NA
8
PU/PD
LVCMOS/SSTL/
VDDS_DDR
HSTL
DDR_A10
ddr_a10
0
O
H
1
0
VDDS_DDR /
NA
8
PU/PD
LVCMOS/SSTL/
VDDS_DDR
HSTL
DDR_A11
ddr_a11
0
O
H
1
0
VDDS_DDR /
NA
8
PU/PD
LVCMOS/SSTL/
VDDS_DDR
HSTL
20
Terminal Configuration and Functions
Copyright © 2011–2015, Texas Instruments Incorporated
Product Folder Links: