AM3359, AM3358, AM3357, AM3356, AM3354, AM3352
SPRS717H – OCTOBER 2011 – REVISED MAY 2015
Table 7-25. GPMC and NOR Flash Timing Requirements—Asynchronous Mode
NO.
OPP100
OPP50
UNIT
MIN
MAX
MIN
MAX
t
acc(d)
Data access time
H
H
ns
FA20
t
acc1-pgmode(d)
Page mode successive data access time
P
ns
FA21
t
acc2-pgmode(d)
Page mode first data access time
H
H
ns
(1) The FA5 parameter shows the amount of time required to internally sample input data. It is expressed in number of GPMC functional
clock cycles. From start of read cycle and after FA5 functional clock cycles, input data is internally sampled by active functional clock
edge. FA5 value must be stored inside the AccessTime register bit field.
(2) The FA20 parameter shows amount of time required to internally sample successive input page data. It is expressed in number of
GPMC functional clock cycles. After each access to input page data, next input page data is internally sampled by active functional clock
edge after FA20 functional clock cycles. The FA20 value must be stored in the PageBurstAccessTime register bit field.
(3) The FA21 parameter shows amount of time required to internally sample first input page data. It is expressed in number of GPMC
functional clock cycles. From start of read cycle and after FA21 functional clock cycles, first input page data is internally sampled by
active functional clock edge. FA21 value must be stored inside the AccessTime register bit field.
(4) P = PageBurstAccessTime × (TimeParaGranu 1) × GPMC_FCLK
(5) H = AccessTime × (TimeParaGranu 1) × GPMC_FCLK
(6) GPMC_FCLK is general-purpose memory controller internal functional clock period in ns.
Table 7-26. GPMC and NOR Flash Switching Characteristics – Asynchronous Mode
OPP100
OPP50
NO.
PARAMETER
UNIT
MIN
MAX
MIN
MAX
t
R(d)
Rise time, output data gpmc_ad[15:0]
2
2
ns
t
F(d)
Fall time, output data gpmc_ad[15:0]
2
2
ns
FA0
t
w(be[x]nV)
Pulse duration, output lower-byte
Read
N
ns
enable and command latch enable
Write
N
gpmc_be0n_cle, output upper-byte
enable gpmc_be1n valid time
FA1
t
w(csnV)
Pulse duration, output chip select
Read
A
ns
low
Write
A
FA3
t
d(csnV-advnIV)
Delay time, output chip select
Read
– 0.2
B
+ 2.0
B
– 5
+ 5
ns
valid to output
Write
– 0.2
B
+ 2.0
B
– 5
+ 5
address valid and address latch
enable gpmc_advn_ale invalid
FA4
t
d(csnV-oenIV)
Delay time, output chip select gpmc_csn[x]
– 0.2
C
+ 2.0
C
– 5
C
+ 5
ns
valid to output enable gpmc_oen invalid (Single
read)
FA9
t
d(aV-csnV)
Delay time, output address gpmc_a[27:1] valid
– 0.2
J
+ 2.0
J
– 5
J
+ 5
ns
to output chip select gpmc_csn[x]
valid
FA10
t
d(be[x]nV-csnV)
Delay time, output lower-byte enable and
– 0.2
J
+ 2.0
J
– 5
J
+ 5
ns
command latch enable gpmc_be0n_cle, output
upper-byte enable gpmc_be1n valid to output
chip select gpmc_csn[x]
valid
FA12
t
d(csnV-advnV)
Delay time, output chip select gpmc_csn[x]
– 0.2
K
+ 2.0
K
– 5
K
+ 5
ns
valid to output address valid and address latch
enable gpmc_advn_ale valid
FA13
t
d(csnV-oenV)
Delay time, output chip select gpmc_csn[x]
– 0.2
L
+ 2.0
L
– 5
L
+ 5
ns
valid to output enable gpmc_oen valid
FA16
t
w(aIV)
Pulse durationm output address gpmc_a[26:1]
G
ns
invalid between 2 successive read and write
accesses
FA18
t
d(csnV-oenIV)
Delay time, output chip select gpmc_csn[x]
– 0.2
I
+ 2.0
I
– 5
+ 5
ns
valid to output enable gpmc_oen invalid (Burst
read)
FA20
t
w(aV)
Pulse duration, output address gpmc_a[27:1]
D
ns
valid - 2nd, 3rd, and 4th accesses
FA25
t
d(csnV-wenV)
Delay time, output chip select gpmc_csn[x]
– 0.2
E
+ 2.0
E
– 5
+ 5
ns
valid to output write enable gpmc_wen valid
Copyright © 2011–2015, Texas Instruments Incorporated
Peripheral Information and Timings
137
Product Folder Links: