MSP430FG4619, MSP430FG4618, MSP430FG4617, MSP430FG4616
MSP430CG4619, MSP430CG4618, MSP430CG4617, MSP430CG4616
SLAS508J – APRIL 2006 – REVISED JUNE 2015
www.ti.com
6.9.12 Timer_B7
Timer_B7 is a 16-bit timer/counter with seven capture/compare registers. Timer_B7 can support multiple
capture/compares, PWM outputs, and interval timing. Timer_B7 also has extensive interrupt capabilities.
Interrupts may be generated from the counter on overflow conditions and from each of the
capture/compare registers.
Table 6-7. Timer_B7 Signal Connections
OUTPUT PIN
INPUT PIN NUMBER
DEVICE INPUT
MODULE INPUT
MODULE OUT
NUMBER
MODULE BLOCK
SIGNAL
NAME
SIGNAL
PZ/ZQW
PZ/ZQW
83/B8 - P1.4
TBCLK
TBCLK
ACLK
ACLK
Timer
NA
SMCLK
SMCLK
83/B8 - P1.4
TBCLK
INCLK
78/D8 - P2.1
TB0
CCI0A
78/D8 - P2.1
78/D8 - P2.1
TB0
CCI0B
ADC12 (internal)
CCR0CCR0
TB0TB0
DV
SS
GND
DV
CC
V
CC
77/E8 - P2.2
TB1
CCI1A
77/E8 - P2.2
77/E8 - P2.2
TB1
CCI1B
ADC12 (internal)
CCR1
TB1
DV
SS
GND
DV
CC
V
CC
76/A11 - P2.3
TB2
CCI2A
76/A11 - P2.3
76/A11 - P2.3
TB2
CCI2B
CCR2
TB2
DV
SS
GND
DV
CC
V
CC
67/E12 - P3.4
TB3
CCI3A
67/E12 - P3.4
67/E12 - P3.4
TB3
CCI3B
CCR3
TB3
DV
SS
GND
DV
CC
V
CC
66/G9 - P3.5
TB4
CCI4A
66/G9 - P3.5
66/G9 - P3.5
TB4
CCI4B
CCR4
TB4
DV
SS
GND
DV
CC
V
CC
65/F11 - P3.6
TB5
CCI5A
65/F11 - P3.6
65/F11 - P3.6
TB5
CCI5B
CCR5
TB5
DV
SS
GND
DV
CC
V
CC
64/F12 - P3.7
TB6
CCI6A
64/F12 - P3.7
ACLK (internal)
CCI6B
CCR6
TB6
DV
SS
GND
DV
CC
V
CC
58
Detailed Description
Copyright © 2006–2015, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links:
MSP430FG4619 MSP430FG4618 MSP430FG4617 MSP430FG4616 MSP430CG4619
MSP430CG4618 MSP430CG4617 MSP430CG4616