![Texas Instruments LMH0318 Скачать руководство пользователя страница 28](http://html.mh-extra.com/html/texas-instruments/lmh0318/lmh0318_programmers-manual_1094647028.webp)
Register Tables
Table 6. Receiver Registers (continued)
FIELD REGISTER
REGISTER NAME
BITS
DEFAULT
R/RW
DESCRIPTION
ADDRESS
BST_Indx13
Reg 0x4D Channel
0xA5
Index13 4 Stage EQ Boost.
7
I13_BST0[1]
1
RW
Index 13 Boost Stage 0 bit 1
6
I13_BST0[0]
0
RW
Index 13 Boost Stage 0 bit 0
5
I13_BST1[1]
1
RW
Index 13 Boost Stage 1 bit 1
4
I13_BST1[0]
0
RW
Index 13 Boost Stage 1 bit 0
3
I13_BST2[1]
0
RW
Index 13 Boost Stage 2 bit 1
2
I13_BST2[0]
1
RW
Index 13 Boost Stage 2 bit 0
1
I13_BST3[1]
0
RW
Index 13 Boost Stage 3 bit 1
0
I13_BST3[0]
1
RW
Index 13 Boost Stage 3 bit 0
BST_Indx14
Reg 0x4E Channel
0xE6
Index14 4 Stage EQ Boost.
7
I14_BST0[1]
1
RW
Index 14 Boost Stage 0 bit 1
6
I14_BST0[0]
1
RW
Index 14 Boost Stage 0 bit 0
5
I14_BST1[1]
1
RW
Index 14 Boost Stage 1 bit 1
4
I14_BST1[0]
0
RW
Index 14 Boost Stage 1 bit 0
3
I14_BST2[1]
0
RW
Index 14 Boost Stage 2 bit 1
2
I14_BST2[0]
1
RW
Index 14 Boost Stage 2 bit 0
1
I14_BST3[1]
1
RW
Index 14 Boost Stage 3 bit 1
0
I14_BST3[0]
0
RW
Index 14 Boost Stage 3 bit 0
BST_Indx15
Reg 0x4F Channel
0xF9
Index15 4 Stage EQ Boost.
7
I15_BST0[1]
1
RW
Index 15 Boost Stage 0 bit 1
6
I15_BST0[0]
1
RW
Index 15 Boost Stage 0 bit 0
5
I15_BST1[1]
1
RW
Index 15 Boost Stage 1 bit 1
4
I15_BST1[0]
1
RW
Index 15 Boost Stage 1 bit 0
3
I15_BST2[1]
1
RW
Index 15 Boost Stage 2 bit 1
2
I15_BST2[0]
0
RW
Index 15 Boost Stage 2 bit 0
1
I15_BST3[1]
0
RW
Index 15 Boost Stage 3 bit 1
0
I15_BST3[0]
1
RW
Index 15 Boost Stage 3 bit 0
Active_EQ
Reg 0x52 Channel
0x00
Active CTLE Boost Setting Read Back
7
eq_bst_to_ana[7]
0
R
Read-back returns CTLE boost settings
6
eq_bst_to_ana[6]
0
R
5
eq_bst_to_ana[5]
0
R
4
eq_bst_to_ana[4]
0
R
3
eq_bst_to_ana[3]
0
R
2
eq_bst_to_ana[2]
0
R
1
eq_bst_to_ana[1]
0
R
0
eq_bst_to_ana[0]
0
R
EQ_Control
Reg 0x55 Channel
0x00
EQ Adaptation Control
7
Reserved
0
R
6
Reserved
0
RW
5
Reserved
0
RW
4
Reserved
0
RW
3
Reserved
0
RW
2
Reserved
0
RW
INIT_CDR_SM_4
At power-up, this bit needs to be set to
1
0
RW
1'b. See initialization set up
0
Reserved
0
RW
28
LMH0318 Programming Guide
SNLU183 – September 2015
Copyright © 2015, Texas Instruments Incorporated