
Technical Reference Manual
TMDXEVM6657L
SPRUHG7 - Revised August 2012
TMDXEVM6657LE
Page 83 / 90
4
MMC_BOOTCOMP:
This bit reflects DSP BOOTCOMPLETE state and
FPGA will drive the same logic value on the MMC_BOOTCOMP pin (to
MMC).
0: State is low and FPGA drives MMC_ BOOTCOMP low to MMC
1: State is high and the FPGA drives MMC_ BOOTCOMP high to MMC
RO
7-5
Reserved
RO
Register Address:
SPI Base + 0Ah
Register Name:
PHY Control Register
Default Value:
03h
Attribute:
Read/Write
Bit
Description
Read/Write
0
PHY_INT#:
This bit reflects the PHY_INT# state.
0: PHY_INT# state is low.
1: PHY_INT# state is high.
RO
1
PHY_RST:
This bit can be updated by the DSP software to drive a high
or low value on the PHY_RST pin
0: PHY_RST drives low
1: PHY_RST drives high
R/W
7-2
Reserved
RO
Register Address:
SPI Base + 0Bh
Register Name:
Reset Button Status Register
Default Value:
--------
Attribute:
Read Only
Bit
Description
Read/Write
0
FULL_RESET Button Status:
This bit reflects the FULL_RESET button
state. This button is used to request a power full reset sequence to
DSP. A logic Low to High transition on this button signal will complete
the FPGA FULL_RESET sequence with a specified delay time.
0: FULL_RESET button state is low
1: FULL_RESET button state is high
RO
1
WARM_RESET Button Status:
This bit reflects the WARM_RESET
button state. This button is used to request a warm reset sequence to
DSP. A logic Low to High transition on this button signal will complete
the FPGA WARM_RESET sequence with a specified delay time.
0: WARM_RESET button state is low
1: WARM_RESET button state is high
RO
2
COLD_RESET Button Status (RFU):
This bit reflects the COLD
_RESET button state. Not used in current implementation.
0: COLD_RESET button state is low
1: COLD_RESET button state is high
RO
3
FPGA_JTAG_RST#
0: FPGA_JTAG_RST# state is low
1: FPGA_JTAG_RST# state is high
RO
Содержание eInfochips TMDXEVM6657L
Страница 19: ...Technical Reference Manual TMDXEVM6657L SPRUHG7 Revised August 2012 TMDXEVM6657LE Page 19 90...
Страница 20: ...Technical Reference Manual TMDXEVM6657L SPRUHG7 Revised August 2012 TMDXEVM6657LE Page 20 90...
Страница 21: ...Technical Reference Manual TMDXEVM6657L SPRUHG7 Revised August 2012 TMDXEVM6657LE Page 21 90...
Страница 77: ...Technical Reference Manual TMDXEVM6657L SPRUHG7 Revised August 2012 TMDXEVM6657LE Page 77 90...