CC2500
SWRS040C
Page 22 of 89
Figure 7: Configuration Register Write and Read Operations
Parameter
Description
Min
Max
Units
SCLK
frequency
100 ns delay inserted between address byte and data byte (single access), or between
address and data, and between each data byte (burst access).
-
10
MHz
SCLK
frequency, single access
No delay between address and data byte
9
MHz
f
SCLK
SCLK
frequency, burst access
No delay between address and data byte, or between data bytes
6.5
MHz
t
sp,pd
CSn
low to positive edge on
SCLK
, in power-down mode
150
µs
t
sp
CSn
low to positive edge on
SCLK
, in active mode
20
-
ns
t
ch
Clock high
50
-
ns
t
cl
Clock low
50
-
ns
t
rise
Clock rise time
-
5
ns
t
fall
Clock fall time
-
5
ns
Single access
55
-
ns
t
sd
Setup data (negative
SCLK
edge) to
positive edge on
SCLK
(t
sd
applies between address and data bytes, and
between data bytes)
Burst access
76
-
ns
t
hd
Hold data after positive edge on
SCLK
20
-
ns
t
ns
Negative edge on
SCLK
to
CSn
high
20
-
ns
Table 16: SPI Interface Timing Requirements
Note:
The minimum t
sp,pd
figure in Table 16 can be used in cases where the user does not read the
signal.
CSn
low to positive edge on
SCLK
when the chip is woken from power-down
depends on the start-up time of the crystal being used. The 150 us in Table 16 is the crystal oscillator
start-up time measured on CC2500EM reference design ([4]) using crystal AT-41CD2 from NDK.
10.1
Chip Status Byte
When the header byte, data byte or, command
strobe is sent on the SPI interface, the chip
status byte is sent by the
CC2500
on the
SO
pin. The status byte contains key status
signals, useful for the MCU. The first bit, s7, is
the
signal; this signal must go low
before the first positive edge of
SCLK
. The
signal indicates that the crystal is
running.
Bits 6, 5, and 4 comprise the STATE value.
This value reflects the state of the chip. The
XOSC and power to the digital core is on in
the IDLE state, but all other modules are in
power down. The frequency and channel
Содержание CC2500
Страница 91: ...PACKAGE OPTION ADDENDUM www ti com 6 Feb 2020 Addendum Page 2 ...
Страница 94: ......
Страница 95: ......