
CC112X/CC1175
SWRU295C
Page 83 of 108
PKT_CFG2 - Packet Configuration, Reg 2
Bit no. Name
Reset
R/W Description
7:6
PKT_CFG2_NOT_USED
0x00
R
5
PKT_CFG2_RESERVED5
0x00
R/W For test purposes only, use values from SmartRF Studio
4:2
CCA_MODE
0x01
R/W CCA Mode. Selects when to set the CCA signal
000
Always give a clear channel indication
001
Indicates clear channel when RSSI is below threshold
010
Indicates clear channel unless currently receiving a packet
011
Indicates clear channel when RSSI is below threshold and currently not
receiving a packet
100
Indicates clear channel when RSSI is below threshold and ETSI LBT
requirements are met
101 - 111
Reserved
1:0
PKT_FORMAT
0x00
R/W Packet Format Configuration
00
Normal mode/FIFO mode (
must be set to 0)
01
Synchronous serial mode (
must be set to 0 and
must be set to 0). This mode is only
supported for 2‟ary modulation formats
10
Random mode. Send random data using PN9 generator (Set
TXLAST !=
before strobing STX)
11
Transparent serial mode (
must be set to 0 and
must be set to 1). This mode is only
support
ed for 2‟ary modulation formats
PKT_CFG1 - Packet Configuration, Reg 1
Bit no. Name
Reset
R/W Description
7
PKT_CFG1_NOT_USED
0x00
R
6
WHITE_DATA
0x00
R/W Whitening Enable
0
Data whitening disabled
1
Data whitening enabled
5:4
ADDR_CHECK_CFG
0x00
R/W Address Check Configuration. Controls how address check is performed in RX mode
00
No address check
01
Address check, no broadcast
10
Address check, 0x00 broadcast
11
Address check, 0x00 and 0xFF broadcast
3:2
CRC_CFG
0x01
R/W CRC Configuration
00
CRC disabled for TX and RX
01
CRC calculation in TX mode and CRC check in RX mode enabled.
CRC16(X
16
+X
15
+X
2
+1) Init Ones
10
CRC calculation in TX mode and CRC check in RX mode enabled.
CRC16(X
16
+X
12
+X
5
+1) Init Zeros
11
Reserved
1
BYTE_SWAP_EN
0x00
R/W TX/RX Data Byte Swap Enable. In RX, all bits in the received data byte are swapped
before written to the RX FIFO. In TX, all bits in the TX FIFO data byte are swapped before
being transmitted
0
Data byte swap disabled
1
Data byte swap enabled
0
APPEND_STATUS
0x01
R/W Append Status Bytes to RX FIFO. The status bytes contain info about CRC, RSSI, and
LQI. When
PKT_CFG1.CRC_CFG = 0
, the CRC_OK field in the status byte will be 0
0
Status byte not appended
1
Status byte appended