
CC112X/CC1175
SWRU295C
Page 79 of 108
FIFO_CFG - FIFO Configuration
Bit no. Name
Reset
R/W Description
7
CRC_AUTOFLUSH
0x01
R/W Automatically flushes the last packet received in the RX FIFO if a CRC error
occurred. If this bit has been turned off and should be turned on again, an
strobe must first be issued
6:0
FIFO_THR
0x00
R/W Threshold value for the RX and TX FIFO. The threshold value is coded in opposite
directions for the two FIFOs to give equal margin to the overflow and underflow
conditions when the threshold is reached. I.e.;
FIFO_THR = 0
means that there are
127 bytes in the TX FIFO and 1 byte in the RX FIFO, while
FIFO_THR = 127
means that there are 0 bytes in the TX FIFO and 128 bytes in the RX FIFO when the
thresholds are reached
DEV_ADDR - Device Address Configuration
Bit no. Name
Reset
R/W Description
7:0
DEVICE_ADDR
0x00
R/W Address used for packet filtering in RX
SETTLING_CFG - Frequency Synthesizer Calibration and Settling Configuration
Bit no. Name
Reset
R/W Description
7:5
SETTLING_CFG_NOT_USED
0x00
R
4:3
FS_AUTOCAL
0x01
R/W Auto calibration is performed:
00
Never (manually calibrate using
strobe)
01
When going from IDLE to RX or TX (or FSTXON)
10
When going from RX or TX back to IDLE automatically
11
Every 4th time when going from RX or TX to IDLE automatically
2:1
LOCK_TIME
0x01
R/W Sets the time for the frequency synthesizer to settle to lock state. The table shows
settling after calibration and settling when switching between TX and RX. Use values
from SmartRF Studio
00
50/20 µs
01
75/30 µs
10
100/40 µs
11
150/60 µs
0
FSREG_TIME
0x01
R/W Frequency Synthesizer Regulator Settling Time. Use values from SmartRF Studio
0
30 µs
1
60 µs