
CC112X/CC1175
SWRU295C
Page 69 of 108
SYNC_CFG1 - Sync Word Detection Configuration
Bit no. Name
Reset
R/W
Description
7:5
DEM_CFG
0x00
R/W
PQT Gating Enable. When PQT gating is enabled the demodulator will not start to look
for a sync word before a preamble is detected (i.e.
is asserted). The
preamble detector must be enabled for this feature to work
(
)
000
PQT gating disabled
001
Reserved
010
PQT gating enabled
011
Reserved
100
PQT gating disabled
101
Reserved
110
PQT gating enabled
111
Reserved
4:0
SYNC_THR
0x0A
R/W
Soft Decision Sync Word Threshold. A sync word is accepted when the calculated
sync word qualifier value (
) is less than
SYNC_THR
/2). A
low threshold value means a strict sync word qualifier (sync word must be of high
quality to be accepted) while a high threshold value will accept sync word of a poorer
quality (increased probability of detecting „false‟ sync words)
SYNC_CFG0 - Sync Word Length Configuration
Bit no. Name
Reset
R/W
Description
7:5
SYNC_CFG0_NOT_USED 0x00
R
4:2
SYNC_MODE
0x05
R/W
Sync Word Length Configuration. When
SYNC_MODE = 000b
, all samples (noise or
data) received after RX mode is entered will either be put in the RX FIFO or output on
a GPIO configured as
. Note that when 4'ary modulation is used the sync
word uses 2'ary modulation (the baud rate is kept the same)
000
No sync word
001
11 bits [
010
16 bits [
011
18 bits [
SYNC23_16[1:0]: SYNC15_8: SYNC7_0
100
24 bits [
101
32 bits [
SYNC31_24: SYNC23_16: SYNC15_8: SYNC7_0
110
16H bits [
111
16D bits (DualSync Search). When this setting is used in TX mode
[
] is transmitted
1:0
SYNC_NUM_ERROR
0x03
R/W
Bit Check on Sync Word. When
SYNC_NUM_ERROR != 11b
the sync word will only
be accepted when the programmable conditions below are true. The Bit Error Qualifier
can be useful if the sync word in use has weak correlation properties
00
0 bit error in last received sync byte (normally
01
< 2 bit error in last received sync byte (normally
10
Reserved
11
Bit Error Qualifier disabled. No check on bit errors
DEVIATION_M - Frequency Deviation Configuration
Bit no. Name
Reset
R/W
Description
7:0
DEV_M
0x06
R/W
Frequency Deviation (mantissa part)
DEV_E > 0:
E
DEV
xosc
dev
M
DEV
f
f
_
24
2
)
_
256
(
2
DEV_E = 0:
M
DEV
f
f
xosc
dev
_
2
23