PCLK
1
VC
24
AVDD
23
AVDD
22
RF_OUT
21
AVDD
20
RF_IN
19
AVDD
18
R_BIAS
17
AVD
D
16
PA
_
EN
15
L
N
A_
EN
14
AVD
D
13
AVD
D
12
XO
SC
_
Q
2
11
XO
SC
_
Q
1
10
L
O
C
K
9
DIO
8
DCLK
7
DGND
6
DVDD
5
DGND
4
PDO
3
PDI
2
32
PSEL
31
D
VD
D
30
D
G
N
D
29
AVD
D
28
C
H
P
_
O
U
T
27
AVD
D
26
AD
_
R
EF
25
AG
N
D
AGND
Exposed die
attached pad
SWRS046H – NOVEMBER 2006 – REVISED MARCH 2015
3
Terminal Configuration and Functions
3.1
Pin Diagram
shows pin names and locations for the CC1020 device.
The CC1020 comes in a QFN 32-type package.
Figure 3-1. Package 7-mm × 7-mm VQFNP (Top View)
3.2
Pin Configuration
provides an overview of the CC1020 pinout.
Table 3-1. Pin Attributes
(1) (2)
PIN NO.
PIN NAME
TYPE
DESCRIPTION
Exposed die attached pad. Must be soldered to a solid ground plane as
—
AGND
Ground (analog)
this is the ground connection for all analog modules. See
for
more details.
1
PCLK
Digital input
Programming clock for SPI configuration interface
2
PDI
Digital input
Programming data input for SPI configuration interface
3
PDO
Digital output
Programming data output for SPI configuration interface
4
DGND
Ground (digital)
Ground connection (0 V) for digital modules and digital I/O
5
DVDD
Power (digital)
Power supply (3 V typical) for digital modules and digital I/O
6
DGND
Ground (digital)
Ground connection (0 V) for digital modules (substrate)
Clock for data in both receive and transmit mode.
7
DCLK
Digital output
Can be used as receive data output in asynchronous mode
Data input in transmit mode; data output in receive mode.
8
DIO
Digital input/output
Can also be used to start power-up sequencing in receive
PLL Lock indicator, active low. Output is asserted (low) when PLL is in
9
LOCK
Digital output
lock. The pin can also be used as a general digital output, or as receive
data output in synchronous NRZ/Manchester mode
10
XOSC_Q1
Analog input
Crystal oscillator or external clock input
11
XOSC_Q2
Analog output
Crystal oscillator
12
AVDD
Power (analog)
Power supply (3 V typical) for crystal oscillator
13
AVDD
Power (analog)
Power supply (3 V typical) for the IF VGA
General digital output. Can be used for controlling an external LNA if
14
LNA_EN
Digital output
higher sensitivity is needed.
(1)
DCLK, DIO and LOCK are high-impedance (3-state) in power down (BIAS_PD = 1 in the MAIN register).
(2)
The exposed die attached pad must be soldered to a solid ground plane as this is the main ground connection for the chip.
Copyright © 2006–2015, Texas Instruments Incorporated
Terminal Configuration and Functions
5
Product Folder Links: