SWRS046H – NOVEMBER 2006 – REVISED MARCH 2015
4.10 Digital Inputs and Outputs
All measurements were performed using the two-layer PCB CC1020EMX reference design. See
. The electrical
specifications given for 868 MHz are also applicable for 902 to 928 MHz. T
A
= 25°C, AVDD = DVDD = 3.0 V,
f
C
= 14.7456 MHz if nothing else stated.
PARAMETER
MIN
TYP
MAX
UNIT
CONDITION
Logic "0" input voltage
0
0.3 × VDD
V
Logic "1" input voltage
0.7 × VDD
VDD
V
Output current –2.0 mA,
Logic "0" output voltage
0
0.4
V
3.0-V supply voltage
Output current 2.0 mA,
Logic "1" output voltage
2.5
VDD
V
3.0-V supply voltage
Input signal equals GND.
PSEL has an internal pullup
Logic “0” input current
N/A
–1
µA
resistor and during
configuration the current will
be –350 µA.
Logic “1” input current
N/A
1
µA
Input signal equals VDD
TX mode, minimum time DIO
must be ready before the
DIO setup time
20
ns
positive edge of DCLK. Data
should be set up on the
negative edge of DCLK.
TX mode, minimum time DIO
must be held after the
DIO hold time
10
ns
positive edge of DCLK. Data
should be set up on the
negative edge of DCLK.
Serial interface (PCLK, PDI, PDO and PSEL) timing
See
for more
specification
details
0 V on LNA_EN, PA_EN
0.90
mA
pins
0.5 V on LNA_EN,
0.87
mA
PA_EN pins
Source current
1.0 V on LNA_EN,
0.81
mA
PA_EN pins
1.5 V on LNA_EN,
0.69
mA
Pin drive,
PA_EN pins
See
for more
LNA_EN,
details.
3.0 V on LNA_EN,
PA_EN
0.93
mA
PA_EN pins
2.5 V on LNA_EN,
0.92
mA
PA_EN pins
Sink current
2.0 V on LNA_EN,
0.89
mA
PA_EN pins
1.5 V on LNA_EN,
0.79
mA
PA_EN pins
Copyright © 2006–2015, Texas Instruments Incorporated
Specifications
15
Product Folder Links: