SNAU133
Reference Board Functional Description
2.7 System Block Diagram
Figure 16: ADC0XD1520RB System Block Diagram
ADC0xD1520
Clk Gen
(LMX2541)
USB
Ctrlr.
USB
Xilinx
Virtex-4
FPGA
Power Management
7 or 8x2
7 or 8x2
Ext Clock
D/-
VinI +/-
VinQ +/-
Analog_3.3V
Digital_3.3V
Analog_1.9V
12V
EEPROM
Local Clock
(96 MHz)
DCLKI/Q
SPI(1.8V)
USI-1 Conx.x2 for
external devices
Vcmo
Analog Front
-
End
Boards Plug
-
in Here
(LMH6518, Balun, RF)
Digital_2.5V
Digital_1.8V
Digital_1.2V
+3.3V/5V,
GND
Analog_3.3/5.0V
(for off
-board use)
Vreg
+5V
+3.3V
Power
Sequencing
Control
Temp Sensor
(LM95233)
I2C
ADR/DATA
FIFO I/F
uWire
SPI(3.3V)
SE2DIFF
Trigger
SE2DIFF
ORI/Q
2
2