
N08A29;5/33
- 5 -
[Table of Camera Link bit assignment] (showing correspondence relation between before and after encoding)
Camera Link port
(Node name)
Camera signal
name
I/O
Remark
Strobe
CLK
O
Pixel clock
LVAL
LDV
O
Horizontal synchronous timing
FVAL
FDV
O
Vertical synchronous timing
DVAL
-
O
(Fixed to H level)
Spare
-
O
(Fixed to H level)
8
b
it
o
u
tp
u
t
PORTA0 / PORTB0
DO0
O
Lowermost data
PORTA1 / PORTB1
DO1
O
PORTA2 / PORTB2
DO2
O
PORTA3 / PORTB3
DO3
O
PORTA4 / PORTB4
DO4
O
PORTA5 / PORTB5
DO5
O
PORTA6 / PORTB6
DO6
O
PORTA7 / PORTB7
DO7
O
Uppermost data
PORTC0
, 1, 2, 3, 4, 5, 6, 7
-
O
(Fixed to L level)
1
0
b
it
o
u
tp
u
t
PORTA0 / PORTC0
DO0
O
Lowermost data
PORTA1 / PORTC1
DO1
O
PORTA2 / PORTC2
DO2
O
(Lowermost data at the time of 8-bit scale capturing)
PORTA3 / PORTC3
DO3
O
PORTA4 / PORTC4
DO4
O
PORTA5 / PORTC5
DO5
O
PORTA6 / PORTC6
DO6
O
PORTA7 / PORTC7
DO7
O
PORTB0 / PORTB4
DO8
O
PORTB1 / PORTB5
DO9
O
Uppermost data
PORTB2, 3, 6, 7
-
O
(Fixed to L level)
CC1
Vinit2
I
Asynchronous shutter trigger
CC2
(reserved)
I
(Reserved for future products)
CC3
(reserved)
I
(Reserved for future products)
CC4
(reserved)
I
(Reserved for future products)
SerTFG
TXD
O
URAT transmission data (Same timing as conventional RS-232C)
SerTC
RXD
I
URAT reception data (Same timing as conventional RS-232C)
* The port assignment is in conformity to “Base Configuration”, the standard of Camera Link.
Fixing screw × 2
Twin-Ax cable
MDR-26 Twin-Ax cable harness (male)
MDR-26 Twin-Ax cable harness (male)
Fixing screw × 2
External view of Camera Link cable assembly
(Note) The pin assignment is different between the PoCL Camera Link cable and the normal Camera Link cable.
Be sure to connect the cable after confirming that the cable is in conformity to PoCL. Note that the failure
associated with power activation of out-of-specification pins shall be exempt from charge-free repair.